# WT20-1809

Single LNB Supply and Control Voltage Regulator

Rev1.6 – 26 Jul. 2023

### 1. General description

Intended for analog and digital satellite receivers, this single low noise block converter regulator (LNBR) is a monolithic linear and switching voltage regulator, specifically designed to provide the power and the interface signals to two LNB down converters via coaxial cables. The WT20-1809 requires few external components, with the boost switches and compensation circuitry integrated inside of the device. A high switching frequency is chosen to minimize the size of the passive filtering components, further assisting in cost reduction. The high level of component integration ensures extremely low noise and ripple figures. For DiSEqC<sup>™</sup> communications, a tone control pin is provided to gate the internally-generated 22 kHz tone on-and-off.

A comprehensive set of fault registers are provided which, comply with all the common standards, including: overcurrent, thermal shutdown, under-voltage, and power not good.

The device uses a 2-wire bidirectional serial interface, compatible with the  $I^2C^{m}$  standard, which operates up to 400 kHz.

A SLEEP pin is available to maximize power savings and to quickly shut down the device if needed, without  $I^2C^{TM}$  control.

The WT20-1809 is supplied in a lead (Pb) free package.

### 2. Features

- SLEEP pin for ultra-low power consumption mode
- Integrated boost MOSFET, current sensing, and compensation
- Stable with low-profile ceramic boost capacitors
- Adjustable LNB output current limit from 300 to 800mA
- Boost peak current limit scales with LNB current limit setting
- 8 programmable LNB output voltage (DAC) level
- LNB overcurrent limiter with shutdown timer
- Tracking boost converter minimizes power dissipation
- LNB transition times configurable by external capacitor
- Push-pull LNB output stage maintains 13.667→19.667V and 19.667→13.667V transition times, even with highly capacitive loads
- Built-in 22kHz tone oscillator facilitates DiSEqC<sup>™</sup> tone encoding, even at noload
- Tone generation does not require additional external components
- Diagnostic features : PNG, CPOK
- Extensive protection features : UVLO, OCP, TSD
- 2-wire serial I<sup>2</sup>C<sup>TM</sup>-compatible interface



# 3. Applications

- Satellite Receivers
- Satellite-TV
- Satellite-PC

### 4. Package Information

| Turning              | Package                            |                                                                                   |                                        |         |  |  |  |
|----------------------|------------------------------------|-----------------------------------------------------------------------------------|----------------------------------------|---------|--|--|--|
| lype number          | Name                               | Description                                                                       |                                        | Marking |  |  |  |
| WT20-1809            | 16QFN 3x3                          | QFN package(suffix E                                                              | S)                                     | WT1809  |  |  |  |
| 5. Package Thermal C | Characteristic                     | S                                                                                 | • •                                    |         |  |  |  |
| Package              | <b>R</b> өја ( °С/ <b>W</b> )      |                                                                                   | РСВ                                    |         |  |  |  |
| ES                   | 47                                 |                                                                                   | 4-Layer                                |         |  |  |  |
| 6. Pin Information   |                                    |                                                                                   |                                        |         |  |  |  |
|                      | VCP 1<br>LNB 2<br>SLEEP 3<br>IRQ 4 | SCL 5<br>SDA 6<br>ADD 7<br>ADD 7<br>ADD 7<br>ADD 7<br>ADD 7<br>ADD 7<br>AD 7<br>A | 12 GND<br>11 VREG<br>10 ISET<br>9 TCAP |         |  |  |  |

### 6. Pin Information (Continued)

| Pin No. | Name     | I/O | Function                                                                                                                                                                                                 |
|---------|----------|-----|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1       | VCP      | 0   | Gate drive supply voltage and output of charge pump                                                                                                                                                      |
| 2       | LNB      | 0   | Output voltage to LNB                                                                                                                                                                                    |
| 3       | SLEEP    | Ι   | Ultra-low power consumption mode input<br>When this pin is pulled low, the WT20-1809 enters sleep<br>mode; LNB output, boost and $I^2C^{TM}$ communication disabled to<br>reduce input quiescent current |
| 4       | IRQ      | 0   | Interrupt request                                                                                                                                                                                        |
| 5       | SCL      | Ι   | I <sup>2</sup> C <sup>™</sup> -compatible clock input                                                                                                                                                    |
| 6       | SDA      | I/O | I <sup>2</sup> C <sup>™</sup> -compatible data input/output                                                                                                                                              |
| 7       | ADD      | Ι   | Address select                                                                                                                                                                                           |
| 8       | TONECTRL | Ι   | Gates the 22kHz tone on-and-off                                                                                                                                                                          |
| 9       | TCAP     | Ι   | Capacitor for setting the rise and fall time of the LNB output                                                                                                                                           |
| 10      | ISET     | Ι   | Output current limit set via external resistor                                                                                                                                                           |
| 11      | VREG     | 0   | Analog supply                                                                                                                                                                                            |
| 12      | GND      | Р   | Signal ground                                                                                                                                                                                            |
| 13      | VIN      | Р   | Supply input voltage                                                                                                                                                                                     |
| 14      | LX       | 0   | Inductor drive point                                                                                                                                                                                     |
| 15      | PGND     | Р   | Tracking supply voltage to linear regulator ground                                                                                                                                                       |
| 16      | BOOST    | I   | Tracking supply voltage to linear regulator                                                                                                                                                              |



### 7. Block Diagram



### 8. Absolute Maximum Ratings

If Military/Aerospace specified devices are required, please contact Wellang Sales Office/Distributors for availability and specifications.

| Parameter                          | Symbol                                     | Value                              | Unit |
|------------------------------------|--------------------------------------------|------------------------------------|------|
| Load Supply Voltage, VIN pin       | V <sub>I(VIN)</sub>                        | 30                                 | V    |
| Output Voltage; LNB and BOOST pins | V <sub>O(LNB)</sub> ,V <sub>O(BOOST)</sub> | -0.3 ~ +40                         | V    |
| Output Voltage; LX pin             | V <sub>O(LX)</sub>                         | -0.3 ~ +40                         | V    |
| Output Voltage; VCP pin            | V <sub>O(VCP)</sub>                        | -0.3 ~ V <sub>O(BOOST)</sub> + 5.5 | V    |
| Logic Input Voltage                | V <sub>LI</sub>                            | -0.3 ~ +5.5                        | V    |
| Logic Output Voltage               | VLO                                        | -0.3 ~ +5.5                        | V    |
| Maximum Junction Temperature       | Тјмах                                      | +160                               | °C   |
| Storage Temperature                | T <sub>STG</sub>                           | -55 ~ +150                         | °C   |

Caution)

Values beyond absolute ratings can cause the device to be prematurely damaged. Absolute maximum ratings are stress ratings only and functional device operation is not guaranteed.

# 9. Recommended Operating Conditions

| Over operating free-air temperature (unless otherwise specified) |                 |     |     |     |      |  |  |  |
|------------------------------------------------------------------|-----------------|-----|-----|-----|------|--|--|--|
| Parameter                                                        | Symbol          | Min | Тур | Max | Unit |  |  |  |
| Input Operating Voltage                                          | $V_{\text{IN}}$ | 10  |     | 16  | V    |  |  |  |
| Operating Ambient Temperature                                    | TA              | -25 |     | 85  | °C   |  |  |  |

# 10. Electrical Characteristics

| T <sub>A</sub> = 25°C, V <sub>IN</sub> =12V, SLEEP pin = High or Open (unless otherwise specified) |                          |                                                                                                          |     |      |      |       |  |  |
|----------------------------------------------------------------------------------------------------|--------------------------|----------------------------------------------------------------------------------------------------------|-----|------|------|-------|--|--|
| Parameter                                                                                          | Symbol                   | Conditions                                                                                               | Min | Тур  | Max  | Units |  |  |
| General                                                                                            |                          |                                                                                                          |     |      |      |       |  |  |
| Output Voltage<br>Accuracy                                                                         | Vout                     | V <sub>IN</sub> = 12V, I <sub>OUT</sub> = 200mA,<br>See table3 for DAC settings                          | -2  |      | +2   | %     |  |  |
|                                                                                                    |                          | V <sub>IN</sub> = 12V,<br>V <sub>OUT</sub> = 13.667V,<br>ΔI <sub>OUT</sub> = 50 to 200mA                 |     | 35   | 70   | mV    |  |  |
|                                                                                                    |                          | $V_{IN} = 12V,$<br>$V_{OUT} = 19.000V,$<br>$\Delta I_{OUT} = 50 \text{ to } 200\text{mA}$                |     | 45   | 90   | mV    |  |  |
| Line Regulation                                                                                    |                          | $V_{IN} = 10 \text{ to } 16V,$<br>$V_{OUT} = 13.667V,$<br>$I_{OUT} = 200\text{mA}$                       | -10 | 0    | 10   | mV    |  |  |
|                                                                                                    | ΔVOUT(Line)              | $V_{IN} = 10 \text{ to } 16V,$<br>$V_{OUT} = 19.000V,$<br>$I_{OUT} = 200\text{mA}$                       | -10 | 0    | 10   | mV    |  |  |
|                                                                                                    | IIN(SLEEP)               | SLEEP pin $\leq$ 0.8V, V <sub>IN</sub> = 12V                                                             | -   | 80   | 220  | μA    |  |  |
|                                                                                                    | IIN(Off)                 | SLEEP pin $\geq 2.1V$ ,<br>EN bit = 0, V <sub>IN</sub> = 12V                                             | 2.5 | 5    | 7.5  | mA    |  |  |
| Supply Current                                                                                     |                          | EN bit = 1, $V_{IN} = 12V$ ,<br>$V_{BOOST}=20.2V$ , $V_{OUT} = 19V$ ,<br>$I_{LOAD} = 0$ mA, TONECTRL = 0 | 9   | 13   | 17   | mA    |  |  |
|                                                                                                    | IN(On)                   | EN bit = 1, $V_{IN}$ = 12V,<br>$V_{BOOST}$ =20.2V, $V_{OUT}$ = 19V,<br>$I_{LOAD}$ = 0mA, TONECTRL = 1    | 11  | 15   | 21   | mA    |  |  |
| Boost Switch On<br>Resistance <sup>(2)</sup>                                                       | R <sub>DS(on)Boost</sub> | $I_{\text{SW}} = 450 \text{mA}$                                                                          | -   | 300  | -    | mΩ    |  |  |
| Switching Frequency                                                                                | fsw                      |                                                                                                          | 320 | 352  | 384  | kHz   |  |  |
| Linear Regulator<br>Voltage Drop                                                                   | $\Delta V_{REG}$         | $V_{\text{BOOST}} - V_{\text{LNB}}$ , no tone signal,<br>$I_{\text{LOAD}} = 10 \text{mA}$                | 800 | 1200 | 1500 | mV    |  |  |
| TCAD Dia Cumant                                                                                    | Існа                     | TCAP capacitor charging                                                                                  | -15 | -9.5 | -6   | μA    |  |  |
| i cap pin current                                                                                  | Idischg                  | TCAP capacitor discharging                                                                               | 6   | 9.5  | 15   | μA    |  |  |

Notes)

- 1. In this mode, DC/DC converter is not being switched.
- 2. This item is guaranteed by design.

# 10. Electrical Characteristics (Continued)

| $\Gamma_A = 25^{\circ}$ C, $V_{IN} = 12$ V, SLEEP pin = High or Open (unless otherwise specified) |                      |                                                                                                          |     |      |      |       |
|---------------------------------------------------------------------------------------------------|----------------------|----------------------------------------------------------------------------------------------------------|-----|------|------|-------|
| Parameter                                                                                         | Symbol               | Conditions                                                                                               | Min | Тур  | Max  | Units |
| General(Continued)                                                                                |                      |                                                                                                          |     |      |      |       |
| Output Voltage Rise<br>Time                                                                       | t <sub>r(VLNB)</sub> | For V <sub>LNB</sub> 13.667 $\rightarrow$ 19.667V,<br>C <sub>TCAP</sub> = 100nF, I <sub>LOAD</sub> = 0mA | -   | 9    | -    | ms    |
| Output Voltage<br>Pull-Down Time                                                                  | t <sub>f(VLNB)</sub> | For V <sub>LNB</sub> 19.667 $\rightarrow$ 13.667V,<br>C <sub>TCAP</sub> = 100nF, I <sub>LOAD</sub> = 0mA | -   | 10   | -    | ms    |
|                                                                                                   |                      | EN bit = 0, VLNB =21V,<br>Boost capacitor fully charged                                                  | 4.5 | 8    | 11.5 | mA    |
| Output Sink Current                                                                               | I <sub>rlnb</sub>    | EN bit = 1,<br>VLNB =21V,<br>TONECTRL = 0 or 1                                                           | 13  | 18   | 26   | mA    |
| VREG Voltage                                                                                      | VVREG                | V <sub>IN</sub> = 10V                                                                                    | 4.5 | 5    | 5.5  | V     |
| ISET Voltage                                                                                      | V <sub>ISET</sub>    | V <sub>IN</sub> = 10V                                                                                    | 800 | 875  | 950  | mV    |
|                                                                                                   | Vtcap                | V <sub>IN</sub> = 10V,<br>V <sub>OUT</sub> = 13.667V                                                     | -   | 1.93 | -    | V     |
|                                                                                                   |                      | V <sub>IN</sub> = 10V,<br>V <sub>OUT</sub> = 19.000V                                                     | -   | 2.70 | -    | v     |
| Protection Circuitry                                                                              |                      |                                                                                                          |     |      |      |       |
| Output Overcurrent<br>Limit                                                                       | Iout(max)            | Riset = 37.4kΩ                                                                                           | 720 | 800  | 920  | mA    |
| Overcurrent Disable<br>Time                                                                       | tois                 |                                                                                                          | 40  | 45   | 50   | ms    |
| VIN Under-voltage<br>Lockout Threshold                                                            | VUVLO                | V <sub>IN</sub> falling                                                                                  | 8.0 | 8.35 | 8.7  | v     |
| VIN Turn On<br>Threshold                                                                          | V <sub>IN(th)</sub>  | V <sub>IN</sub> rising                                                                                   | 8.3 | 8.70 | 9.1  | v     |
| Under-voltage<br>Hysteresis                                                                       | Uvplohys             |                                                                                                          | -   | 350  | -    | mV    |
|                                                                                                   | 5                    |                                                                                                          |     |      |      |       |

| $\Gamma_A = 25^{\circ}$ C, $V_{IN} = 12$ V, SLEEP pin = High or Open (unless otherwise specified) |                       |                                                                                    |     |     |     |                  |
|---------------------------------------------------------------------------------------------------|-----------------------|------------------------------------------------------------------------------------|-----|-----|-----|------------------|
| Parameter                                                                                         | Symbol                | Conditions                                                                         | Min | Тур | Max | Units            |
| Protection Circuitry(Cont                                                                         | inued)                |                                                                                    |     |     |     |                  |
| Boost MOSFET<br>Current Limit                                                                     | IBOOST(MAX)           | R <sub>ISET</sub> = 37.4kΩ                                                         | 3.2 | 4.0 | 4.8 | А                |
| Thermal Shutdown<br>Threshold                                                                     | Т                     |                                                                                    | -   | 160 | -   | °C               |
| Thermal Shutdown<br>Hysteresis                                                                    | ΔTı                   |                                                                                    | -   | 25  | -   | °C               |
| Power Not Good                                                                                    | PNGLOSET              | With respect to $V_{LNB}$ setting ; $V_{LNB}$ low, PNG set to 1                    | 88  | 91  | 94  | %                |
| Low                                                                                               | PNGLORESET            | With respect to V <sub>LNB</sub> setting ;<br>V <sub>LNB</sub> low, PNG set to 0   | 92  | 95  | 98  | %                |
| Power Not Good<br>Low Hysteresis                                                                  | PNGLOHYS              | With respect to VLNB setting                                                       | -   | 4   | -   | %                |
| Power Not Good                                                                                    | PNGHISET              | With respect to $V_{LNB}$ setting ; $V_{LNB}$ high, PNG set to 1                   | 106 | 109 | 112 | %                |
| High                                                                                              | PNGHIRESET            | With respect to $V_{LNB}$ setting ; $V_{LNB}$ high, PNG set to 0                   | 102 | 105 | 108 | %                |
| Power Not Good<br>High Hysteresis                                                                 | PNGHIHYS              | With respect to VLNB setting                                                       | -   | 4   | -   | %                |
| Tone                                                                                              |                       |                                                                                    |     |     |     |                  |
| Amplitude                                                                                         | V <sub>TONE(pp)</sub> | $I_{LOAD} = 0$ to 500mA,<br>$C_{LOAD} = 550$ nF                                    | 500 | 700 | 900 | mV <sub>PP</sub> |
| Frequency                                                                                         | <b>f</b> tone         | $I_{LOAD} = 0$ to 500mA,<br>$C_{LOAD} = 550$ nF                                    | 20  | 22  | 24  | kHz              |
| Duty Cycle                                                                                        | DCTONE                | $I_{\text{LOAD}} = 0 \text{ to } 500 \text{mA},$ $C_{\text{LOAD}} = 550 \text{nF}$ | 40  | 50  | 60  | %                |
| Rise Time <sup>(1)</sup>                                                                          | trtone                | $I_{LOAD} = 0$ to 500mA,<br>$C_{LOAD} = 550$ nF                                    | 5   | 10  | 15  | μs               |
| Fall Time <sup>(2)</sup>                                                                          | <b>L</b> FTONE        | $I_{LOAD} = 0$ to 500mA,<br>CLOAD = 550nF                                          | 5   | 10  | 15  | μs               |
| Tone Control (TONECTRL                                                                            | Pin)                  |                                                                                    |     |     |     |                  |
|                                                                                                   | VTONECTRL(L)          |                                                                                    | -   | -   | 0.8 | V                |
| Logic Input                                                                                       | VTONECTRL(H)          |                                                                                    | 2.0 | -   | -   | V                |
| Sleep Mode Control (SLE                                                                           | EP Pin)               |                                                                                    |     |     |     |                  |
|                                                                                                   | V <sub>SLEEP(L)</sub> |                                                                                    | -   | -   | 0.8 | V                |
|                                                                                                   | VSLEEP(H)             |                                                                                    | 2.1 | -   | -   | V                |
| Input Pull-up Current                                                                             |                       |                                                                                    | -35 | -25 | -19 | μA               |

# 10. Electrical Characteristics (Continued)

Notes)

- 1. Rise time  $(t_{rTONE})$  is the time that it takes a signal to rise from 20% to 80% of the voltage between the low level and the high level.
- 2. Fall time ( $t_{\text{FTONE}}$ ) is the time that it takes a signal to fall from 80% to 20% of the voltage between the low level and the high level.

| $\Gamma_A = 25^{\circ}$ C, $V_{IN} = 12$ V, SLEEP pin = High or Open (unless otherwise specified) |                        |                      |     |     |     |       |  |  |
|---------------------------------------------------------------------------------------------------|------------------------|----------------------|-----|-----|-----|-------|--|--|
| Parameter                                                                                         | Symbol                 | Conditions           | Min | Тур | Max | Units |  |  |
| I <sup>2</sup> C <sup>™</sup> -Compatible Interfac                                                | e                      |                      |     |     |     |       |  |  |
| Logic Input<br>(SDA,SCL) Low Level                                                                | V <sub>SCL(L)</sub>    |                      | -   | -   | 0.8 | V     |  |  |
| Logic Input<br>(SDA,SCL) High Level                                                               | V <sub>SCL(H)</sub>    |                      | 2.0 | -   | -   | V     |  |  |
| Logic Input Current                                                                               | I <sub>12CI</sub>      | $V_{I2CI} = 0$ to 5V | -10 | <±1 | +10 | μA    |  |  |
| Logic Output Voltage<br>SDA and IRQ                                                               | V <sub>t2COut(L)</sub> | $I_{LOAD} = 3mA$     | -   | -   | 0.4 | V     |  |  |
| SCL Clock Frequency                                                                               | f <sub>CLK</sub>       |                      | -   | -   | 400 | kHz   |  |  |
| Bus Free Time<br>Between Stop/Start                                                               | tbuf                   |                      | 1.3 |     |     | μs    |  |  |
| Hold Time Start<br>Condition                                                                      | <b>t</b> hd:sta        |                      | 0.6 |     | -   | μs    |  |  |
| Setup Time for Start<br>Condition                                                                 | <b>t</b> su:sta        |                      | 0.6 | -   | -   | μs    |  |  |
| SCL Low Time                                                                                      | t <sub>LOW</sub>       |                      | 1.3 | -   | -   | μs    |  |  |
| SCL High Time                                                                                     | tнigн                  |                      | 0.6 | -   | -   | μs    |  |  |
| Data Setup Time                                                                                   | tsu:dat                |                      | 100 | -   | -   | ns    |  |  |
| Data Hold Time                                                                                    | t <sub>HD:DAT</sub>    |                      | 0   | -   | 900 | ns    |  |  |
| Rise Time of<br>SDA and SCL signals                                                               | tr                     |                      | -   |     | 300 | ns    |  |  |
| Fall Time of<br>SDA and SCL signals                                                               | t <sub>f</sub>         |                      | -   |     | 300 | ns    |  |  |
| Setup Time for Stop<br>Condition                                                                  | t <sub>su:sto</sub>    |                      | 0.6 | -   | -   | μs    |  |  |
| I <sup>2</sup> C <sup>™</sup> Address Setting                                                     |                        |                      |     |     |     |       |  |  |
| ADD Voltage for<br>Address 0001,000                                                               | Address1               |                      | 0   | -   | 0.7 | V     |  |  |
| ADD Voltage for<br>Address 0001,001                                                               | Address2               |                      | 1.3 | -   | 1.7 | V     |  |  |
| ADD Voltage for<br>Address 0001,010                                                               | Address3               |                      | 2.3 | -   | 2.7 | V     |  |  |
| ADD Voltage for<br>Address 0001.011                                                               | Address4               |                      | 3.3 | -   | 5.0 | V     |  |  |

# 10. Electrical Characteristics (Continued)



#### I<sup>2</sup>C<sup>™</sup> Interface Timing Diagram

### 11. Functional Description

#### Protection

The WT20-1809 has a wide range of protection features and fault diagnostics which are detailed in the Status Register section.

#### BOOST Converter/Linear Regulator

The WT20-1809 solution contains a tracking current-mode boost converter and linear regulator. The boost converter tracks the requested LNB voltage to within 1100 mV, to minimize power dissipation. Under conditions where the input voltage,  $V_{BOOST}$ , is greater than the output voltage,  $V_{LNB}$ , the linear regulator must drop the differential voltage. When operating in these conditions, care must be taken to ensure that the safe operating temperature range of the WT20-1809 is not exceeded.

The boost converter operates at 352 kHz typical: 16 times the internal 22 kHz tone frequency. All the loop compensation, current sensing, and slope compensation functions are provided internally.

The WT20-1809 has internal pulse-by-pulse current limiting on the boost converter and DC current limiting on the LNB output to protect the IC against short circuits. When the LNB output is shorted, the LNB output current is limited and the IC will be shut down if the overcurrent condition lasts for more than 45 ms. If this occurs, the WT20-1809 must be re-enabled for normal operation. The system should provide sufficient time between successive restarts to limit internal power dissipation; 1sec to 2sec is recommended.

In the case that two or more set top box LNB outputs are connected together by the customer (e.g., with a splitter), it is possible that one output could be programmed at a higher voltage than the other. This would cause a voltage on one output that is higher than its programmed voltage (e.g., 19V on the output of a 13V programmed voltage). The output with the highest voltage will effectively turn off the other outputs. As soon as this voltage is reduced below the value of the other outputs, the WT20-1809 output will auto-recover to their programmed levels.

#### Charge Pump

Generates a supply voltage above the internal tracking regulator output to drive the linear regulator control.

Wellanat

#### LNB and BOOST Current Limits

The LNB output current limit,  $I_{OUT(MAX)}$  can be by connecting a resister (R<sub>ISET</sub>) from the ISET pin to GND as shown in the applications schematic. The LNB current limit can be set from 300 to 800mA, corresponding to an R<sub>ISET</sub> value of 100 to 37.4 k $\Omega$ , respectively. If the LNB current limit is exceeded for more than the Overcurrent Disable Time (t<sub>DIS</sub>) then the WT20-1809 will be shut down and the OCP bit set, as shown in figure 1. The WT20-1809 is guaranteed to support  $I_{OUT} \leq 720$  mA continuously at 70 °C ambient with V<sub>IN</sub> = 10 V and V<sub>OUT</sub> = 20 V, The typical LNB output current limit can be set according to the following equation:

 $I_{OUT(MAX)} = 29.925 / R_{ISET}$ 

where  $I_{OUT(MAX)}$  is in mA and  $R_{ISET}$  is in k $\Omega$ . If the voltage at the ISET pin is 0 V (that is, shorted to GND),  $I_{OUT(MAX)}$  will be clamped to a moderately high value(approximately 1.5 A). Care should be taken to ensure that ISET is not inadvertently grounded. If no resistor is connected to the ISET pin (that is, if ISET is open-circuit),  $I_{OUT(MAX)}$  will be set to approximately 0 A and the WT20-1809 will not support any load (OCP will occur prematurely).

The BOOST pulse-by-pulse current limit, IBOOST(MAX), is automatically scaled along with the LNB output

current limit. The typical BOOST current limit is set according to the following equation:

$$I_{BOOST(MAX)} = 4.7 \times I_{OUT(MAX)} + 270 \text{ mA}$$

where both  $I_{BOOST(MAX)}$  and  $I_{OUT(MAX)}$  are in mA.

Automatically scaling the BOOST current limit allows the designer to choose the lowest possible saturation current of the boost inductor, reducing its physical size and PCB area, thus minimizing cost.

#### Slew Rate Control

During either start-up, or when the output voltage at the LNB pin is transitioning, the output voltage rise and fall times can be set by the value of the capacitor connected from the TCAP pin to GND ( $C_{TCAP}$  in the Applications Schematic). Note that during start-up, the BOOST pin is pre-charged to the input voltage minus a voltage drop. As a result, the slew rate control for the BOOST pin occurs from this voltage. The value of  $C_{TCAP}$  can be calculated using the following formula:

 $C_{TCAP} = (I_{TCAP} \times 7) / SR,$ 

where SR is the required slew rate of the LNB output voltage, in V/s, and  $I_{TCAP}$  is the TCAP pin current specified in the datasheet. The recommended value for  $C_{TCAP}$ , 100 nF, should provide satisfactory operation for most applications.

The minimum value of  $C_{TCAP}$  is 10 nF. There is no theoretical maximum value of  $C_{TCAP}$ , however, too large a value will probably cause the voltage transition specifications to be exceeded. Tone generation is unaffected by the value of  $C_{TCAP}$ .

#### Pull-Down Rate Control

In applications that have to operate at very light loads and that require large load capacitances (in the order of tens to hundreds of microfarads), the output linear stage provides approximately 45 mA of pull-down capability. This ensures that the output volts are ramped from 18V to 13V in a reasonable amount of time. When the tone is on (TONECTRL=1), the output linear stage must increase its pull-down capability to approximately 100 mA. This ensures that the signal meets all specifications, even with no load on the LNB output.



#### ODT (Overcurrent Disable Time)

If the LNB output current exceeds set output current, for more than 45 ms, then the LNB output will be disabled and the OCP bit will be set. See figure 1.

#### Short Circuit

If the LNB output is shorted to ground, the LNB output current will be clamped to  $I_{OUT(MAX)}$ . If the short circuit condition lasts for more than 45 ms, the WT20-1809 will be disabled and the OCP bit will be set.

#### In-Rush Current

At startup or during an LNB reconfiguration event, a transient surge current above the normal DC operating level can be provided by the WT20-1809. The current increase can be as high as the set output current, for as long as required, up to maximum of 45 ms.



Figure 1. Startup, Reconfiguration and Short Circuit operation Using  $I_{OUT(MAX)} = 800 \text{ mA}$ ,  $R_{ISET} = 37.4 \text{ k}\Omega$  and a capacitive load



#### **Tone Generation**

A 22 kHz tone is generated internally, and can be controlled on and off via the TONECTRL pin as shown in figure 2. Note this tone can be generated under no-load conditions, and does not require the use of an external DiSEqC filter.



Figure 2. Internal tone, gated by TONECTRL pin

#### *I*<sup>2</sup>C<sup>™</sup>-Compatible Interface

The I<sup>2</sup>C<sup>TM</sup> interface is used to access the internal Control and Status register of the WT20-1809. This is a serial interface that uses two lines, serial clock (SCL) and serial data (SDA), connected to a positive supply voltage via a current source or a pull-up resistor. Data is exchanged between a microcontroller (master) and the WT20-1809 (slave). The master always generates the SCL signal. Either the master or the slave can generate the SDA signal. The SDA and SCL lines from the WT20-1809 are open-drain signals so multiple devices may be connected to the I<sup>2</sup>C<sup>TM</sup> bus. When the bus is free, both the SDA and the SCL lines are high.

#### SDA and SCL Signals

SDA can only be changed while SCL is low. SDA must be stable while SCL is high. However, an exception is made when the  $I^2C^{TM}$  Start or Stop condition is encountered. See the  $I^2C^{TM}$  Communication section for further details.

#### Acknowledge (AK) Bit

The Acknowledge (AK) bit indicates a "good transmission" and can be used to ways. First, if the slave has successfully received eight bits of either an address or control data, it will pull the SDA line low (AK=0) for the ninth SCL pulse to signal "good transmission" to the master. Second, if the master has successfully received eight bits of status data from the WT20-1809, it will pull the SDA line low for the ninth SCL pulse to signal "good transmission" to the slave. The receiver (either the master or the slave) should set the AK bit high (AK=1 or NAK) for the ninth SCL pulse if eight bits of data are not received successfully.

#### AK Bit During a Write Sequence

When the master sends control data (writes) to the WT20-1809 there are three instances where AK bits are toggled by WT20-1809. First, the WT20-1809 uses the AK bit to indicate reception of a valid seven-bit chip address plus a read/write bit (R/W=0 for write). Second, the WT20-1809 uses the AK bit to indicate reception of a valid eight-bit Control register address. Third, the WT20-1809 uses the AK bit to indicate reception of eight bits of control data. This protocol is shown in Figure 3.

#### AK Bit During a Read Sequence

When the master reads status data from the WT20-1809 there are four instances where AK bits are sent three sent by the WT20-1809 and one sent by the master. First, the WT20-1809 uses the AK bit to indicate reception of a valid seven-bit chip address plus a read/write (R/W=0 for write. Second, the WT20-1809 uses the AK bit to indicate reception of a valid eight-bit status register address. Third, the

12 of 22

WT20-1809 uses the AK bit to indicate reception of a valid seven-bit chip address plus a read/write (R/W=1 for read). Finally, the master uses the AK bit to indicate receiving eight bits of status data from the WT20-1809. This protocol is shown in Figure 4.





#### I<sup>2</sup>C<sup>™</sup> Communications

#### I<sup>2</sup>C<sup>™</sup> Start and Stop Conditions

The  $I^2C^{\text{TM}}$  Start condition is defined by a negative edge on the SDA line while SCL is high. Conversely, the Stop condition is defined by a positive edge on the SDA line while SCL is high. The Start and Stop conditions are shown in Figure 3 and Figure 4. It is possible for the Start or Stop condition to occur at any time during a data transfer. If either a Start or Stop condition is encountered during a data transfer, the WT20-1809 will respond by resetting the data transfer sequence.

#### I<sup>2</sup>C<sup>™</sup> Write Cycle Description

Writing to the WT20-1809 Control register requires transmission of a total of 27 bits-three 8-bit bytes of data plus an Acknowledge bit after each byte. Writing to the WT20-1809 Control register is shown in Figure 3. Writing to the WT20-1809 Control register requires a chip address with R/W=0, a Control register address, and the control data, as follows;

- The Chip Address cycle consists of a total of nine bits-seven bits of chip address (A6 to A0) plus one read/write bit (R/W=0) to indicate a write from the master followed by an Acknowledge bit (AK=0 for reception of a valid chip address) from the slave. The chip address must be transmitted MSB (A6) first. The first five bits of the WT20-1809 chip address (A6 to A2) are fixed as 00010. The remaining two bits(A1 to A0) are used to select one of four possible WT20-1809 chip address. See the Electrical Characteristics table for the ADD pin voltages and the corresponding chip addresses.
- The Control Register Address cycle consists of total of nine bit-eight bits of control register address (RC7 to RC0) from the master, followed by an Acknowledge bit from the slave. The Control register address must be transmitted MSB (RC7) first. The WT20-1809 only has one Control register, so the Control register address is fixed as 00000000.
- The Control Data cycle consists of a total of nine bits-eight bits of control data (D7 to D0) from the master followed by an Acknowledge bit form the slave. The control data must be transmitted MSB first (D7). The Control register bits are identified in the Control Registers section of this datasheet.



#### **I**<sup>2</sup>C<sup>™</sup> Read Cycle Description

Reading from the WT20-1809 Status register requires transmission of a total of 36 bits-four 8 bit bytes of data plus an Acknowledge bit after each byte. Reading the WT20-1809 Status register requires a chip address with R/W=0, a Status register address, an  $I^2C^{TM}$  Stop condition, an  $I^2C^{TM}$  Start condition, a "repeated" chip address with R/W=1, and finally the status data form the WT20-1809. Reading from the WT20-1809 Status register is shown in Figure 4.

- This 9-bit Chip Address cycle is identical to the Chip Address cycle previously described for the Write Control register sequence. It consists of A6 to A0, plus one read/write bit (R/W=0) from the master, followed by an Acknowledge bit from the slave and finally an I<sup>2</sup>C<sup>™</sup> Stop condition.
- The Status Register Address cycle consists of total of nine bit-eight bits of Status register address (RS7 to RS0) from the master, followed by an Acknowledge bit from the slave. The Status register address must be transmitted MSB (RS7) first. The WT20-1809 only has one Status register, so the Status register address is fixed as 00000000.
- The "Repeated" Chip Address cycle begins with an  $I^2C^{TM}$  Start condition followed by a 9-bit cycle identical to the Chip Address cycle previously described for the Write Control Register sequence. It consists of A6 to A0, plus one read/write bit (R/W=1) from the master, followed by an Acknowledge bit from the slave.
- The Status Data cycle consists of a total of nine bits-eight bits of control data (DS7 to DS0) from the master followed by an Acknowledge bit form the master. The Status data must be transmitted MSB first (DS7). The Status register bits are identified in the Status Registers section of this datasheet.

#### Interrupt Request (IRQ) and Fault Clearing

The WT20-1809 provides an interrupt request pin (IRQ), which is an open-drain, active-low output. This output may be connected to a common IRQ line with a suitable external pull-up and can be used with other  $I^2C^{TM}$ -compatible devices to request attention from the master controller.

The IRQ output becomes active (active low) when the WT20-1809 recognizes a fault condition. The fault condition that will force IRQ active include under-voltage lockout (UVLO), overcurrent protection(OCP), and TSD faults are latched in the WT20-1809 Status register and will not be unlatched until the WT20-1809 Status register is successfully transmitted to the master controller (an AK bit must be received from the master). See the description in the Status Register section and Figure 5 for further details.

When the master device receives an interrupt, it should address all slaves connected to the interrupt line in sequence and read the status register of each to determine which device is requesting attention. As shown in Figure 5, the WT20-1809 latches all conditions in the Status register and sets in IRQ to logic low when a UVLO, OCP, or TSD event occurs. The IRQ bit is reset to logic high and the Status register is unlatched when the master acknowledges the status data form the WT20-1809 (an AK bit must be received form the master).

The disable (DIS) and Power Not Good (PNG) conditions do not cause an interrupt and are not latched in the Status register.







#### Under-voltage Lockout (UVLO)

The WT20-1809 IRQ response to  $V_{IN(UVLO)}$  is controlled by the I<sup>2</sup>C address setting. The WT20-1809 has two methods to control the IRQ for UVLO fault:

- The first method uses the I<sup>2</sup>C address setting (Address2, Address3 or Address4). In this method while V<sub>IN</sub> is below 8.70 V (typ), the WT20-1809 is disabled and the I<sup>2</sup>C port is inactive. After V<sub>IN</sub> rises above 8.70 V (typ), the I<sup>2</sup>C port becomes active and the IRQ pin is pulled low. An I<sup>2</sup>C Read cycle is required to report and clear the UVLO fault and set the IRQ pin to a logic high before the WT20-1809 can be enabled. If brown-out occurs, such that V<sub>IN</sub> drops below 8.35 V (typ), the WT20-1809 will be disabled and the I<sup>2</sup>C port will become inactive (note that the IRQ pin will remain high during this time because the WT20-1809 is disabled). After V<sub>IN</sub> rises above 8.70 V (typ) the I<sup>2</sup>C port reactivates and the IRQ pin is pulled low to report that a brown-out had occurred. An I<sup>2</sup>C Read cycle is required to report and clear the UVLO fault before the WT20-1809 can be re-enabled. A detailed timing diagram is shown in Figure 6.
- The second method uses I<sup>2</sup>C address setting (Address 1). In this method the I<sup>2</sup>C port is active when V<sub>IN</sub> is above the I<sup>2</sup>C UVLO (6V when V<sub>IN</sub> is rising). IRQ transitions low when V<sub>IN</sub> goes above I<sup>2</sup>C UVLO (6V, V<sub>IN</sub> rising), and the I<sup>2</sup>C Read cycle resets IRQ to logic high even if V<sub>IN</sub> is below UVLO. Even though IRQ is cleared below UVLO, one more Read cycle is required after V<sub>IN</sub> goes above UVLO, to reenabled the WT20-1809. While V<sub>IN</sub> is falling, IRQ transitions low when V<sub>IN</sub> goes below UVLO, and the I<sup>2</sup>C Read cycle resets IRQ to logic high. A detailed timing diagram is shown in Figure 7.



Figure 6. IRQ and Fault Sequence for I2C address set to address2, address3 and address4







#### Overcurrent (OCP)

If the LNB output is grounded for more than 45 ms, the LNB output will be shut off, an overcurrent fault (OCP) will be latched in the Status Register, and the IRQ pin will transition low. After an OCP fault, the LNB does not respond to the Enable (ENB) bit until an I<sup>2</sup>C Read cycle is executed tor report and clear the OCP fault. After a successful I<sup>2</sup>C Read, the IRQ pin transitions high and the WT20-1809 can be reenabled, provided the LNB output is no longer grounded. A detailed timing diagram is shown in Figure 8.



Figure 8. IRQ and Fault Sequence for Overcurrent (OCP)



#### Thermal Shutdown (TSD)

If the LNB junction temperature rises above  $160^{\circ}$ C (typ), the LNB output will be shut off, a thermal shutdown fault (TSD) will be latched in the Status Register, and the IRQ pin will transition low. After a TSD fault the LNB output does not respond to the Enable (ENB) bit until and I<sup>2</sup>C Read cycle is executed to report and clear the TSD fault. After a successful I<sup>2</sup>C Read, the IRQ pin transitions high and the WT20-1809 can be re-enabled provided the junction temperature is below  $135^{\circ}$ C (typ). A detailed timing diagram is shown in Figure 9.



Figure 9. IRQ and Fault Sequence for Thermal Shutdown (TSD)



### Control Registers (I<sup>2</sup>C<sup>™</sup>-Compatible Write Register)

All main functions of the WT20-1809 are controlled through the  $I^2C^{\text{TM}}$ -compatible interface via the 8-bit Control registers. Table 2 shows the functionality and bit definitions of the Control register. At power-up, the Control register is initialized to all 0s.

#### Table 1. Control Register Bit Map

| Bit  | 7 | 6 | 5 | 4 | 3   | 2                 | 1                 | 0                        |
|------|---|---|---|---|-----|-------------------|-------------------|--------------------------|
| Name | - | - | - | - | ENB | VSEL <sub>2</sub> | VSEL <sub>1</sub> | <b>VSEL</b> <sub>0</sub> |

#### Table 2. Control Register Description

| Name              | Value | Meaning                                | Description                                                |
|-------------------|-------|----------------------------------------|------------------------------------------------------------|
| VSEL <sub>0</sub> |       | LNB output voltage                     | The available voltages provide lovels for all the common   |
| VSEL <sub>1</sub> |       | See Teable3 for                        | standards pulse the ability to add line compensation.      |
| VSEL <sub>2</sub> |       | available output<br>voltage selections | VSEL0 is the LSB and VSEL2 is the MSB to the internal DAC. |
|                   | 0     | Disable LNB Output                     | Turns the LNR output on or off                             |
| ENB               | 1     | Enable LNB Output                      |                                                            |
| -                 |       |                                        |                                                            |
| -                 |       |                                        |                                                            |
| -                 |       |                                        | Not used                                                   |
| -                 |       |                                        |                                                            |

#### Table 3. Output Voltage Amplitude Selection

| VSEL <sub>2</sub> | VSEL <sub>1</sub> | <b>VSEL</b> <sub>0</sub> | LNB Output Voltage (V) |
|-------------------|-------------------|--------------------------|------------------------|
| 0                 | 0                 | 0                        | 13.333                 |
| 0                 | 0                 | 1                        | 13.667                 |
| 0                 | 1                 | 0                        | 14.333                 |
| 0                 | 1                 | 1                        | 15.667                 |
| 1                 | 0                 | 0                        | 18.667                 |
| 1                 | 0                 | 1                        | 19.000                 |
| 1                 | 1                 | 0                        | 19.667                 |
| 1                 | 1                 | 1                        | 20.000                 |

#### Status Registers (I<sup>2</sup>C<sup>™</sup>-Compatible Read Register)

The main fault conditions: overcurrent (OCP) and thermal shutdown (TSD) are all indicated by setting the relevant bits in the Status registers. For these two fault cases, after the bit is set, it remains latched until the  $I^2C^{TM}$  master has successfully read the WT20-1809, assuming the fault has resolved.

The under-voltage lockout (UVLO) bit indicates either VIN is below VUVLO, or VREG is out of regulation. UVLO disables the LNB output and forces IRQ low. UVLO is a latched fault, and can only be cleared by performing an  $I^2C^{TM}$  READ cycle.

The Disable bit (DIS) indicates the status of the LNB output. The DIS is set when either a fault occurs (UVLO, OCP, TSD, or CPOK) or when the LNB output is turned off using the Enable bit (ENB) via the  $I^2C^{TM}$  interface. The DIS bit is latched and is only reset when there are no faults and the WT20-1809 output is turned back on using the Enable (ENB) bit via the  $I^2C^{TM}$  interface.

The Power Not Good (PNG) and Charge Pump OK (CPOK) bits are set based on the conditions sensed at the LNB output and VCP pins, respectively. These bits are not latched and, unlike the other fault bits, may become reset without an I<sup>2</sup>C read sequence. The PNG and CPOK bits are continuously updated.

There are three methods to detect when the Status register changes: responding to the interrupt request (IRQ) pin going low, continuously polling the Status register via the I<sup>2</sup>C interface, or detecting a fault condition external to the WT20-1809 and performing a diagnostic poll of the WT20-1809. In any case, the master should read and re-read the Status register until the status changes.

| Bit | Name | Function                  | Set         | Reset Condition                                             | Effect on IRQ |
|-----|------|---------------------------|-------------|-------------------------------------------------------------|---------------|
| 0   | DIS  | LNB output disabled       | Latched     | LNB enabled and no faults                                   | None          |
| 1   | CPOK | Charge pump OK            | Non-latched | VCP > VBOOST + 1.5V                                         | None          |
| 2   | OCP  | Overcurrent               | Latched     | $I^2C$ read and $I_{LOAD} < I_{SET}$                        | IRQ set low   |
| 3   | NA2  | Not used                  | -           | None                                                        | None          |
| 4   | PNG  | Power not good            | Non-latched | LNB voltage within range                                    | None          |
| 5   | NA3  | Not used                  | -           | None                                                        | None          |
| 6   | TSD  | Thermal shutdown          | Latched     | I <sup>2</sup> C read and T <sub>J</sub> < 135 $^{\circ}$ C | IRQ set low   |
| 7   | UVLO | VIN or VREG under-voltage | Latched     | $I^{2}C$ read and $V_{IN} > 9.0V$                           | IRQ set low   |

#### Table 4. Status Register Bit Setting



0

DIS

#### Single LNB Supply and Control Voltage Regulator

| Table 5. Status Register Bit Map |      |     |     |     |     |     |      |
|----------------------------------|------|-----|-----|-----|-----|-----|------|
| Bit                              | 7    | 6   | 5   | 4   | 3   | 2   | 1    |
| Name                             | UVLO | TSD | NA3 | PNG | NA2 | OCP | CPOK |

### Table 5 Status Pagistar Bit Man

Table 6. Status Register Description

| Name                                                     | Value                     | Meaning                            | Description                                                                                                                                                |  |  |
|----------------------------------------------------------|---------------------------|------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| 0 Normal Condition DIS 1 LNB disabled or Fault condition |                           | Normal Condition                   | The DIS bit is to 1 when the WT20-1809 is disabled, (ENB=0) or there is a fault condition ; UVLO, OCP, CPOK or TSD                                         |  |  |
|                                                          |                           | LNB disabled or<br>Fault condition |                                                                                                                                                            |  |  |
| CDOK                                                     | 0 VCP Not OK<br>Condition |                                    | The CPOK bit is set 0 when the charge pump voltage is too low.<br>If this bit is set 0, the LNB output is disabled and the DIS bit is<br>set.              |  |  |
| 1                                                        |                           | Normal Condition                   |                                                                                                                                                            |  |  |
| OCP                                                      | 0                         | Normal Operation                   | This bit will be set to a 1 if the LNB output current exceeds the overcurrent threshold (IouT(MAX)) for more than the overcurrent                          |  |  |
| UCI                                                      | 1                         | Overcurrent<br>Condition           | disable time ( $t_{DIS}$ ). If the OCP bit is set to 1 then the DIS bit is also set to 1.                                                                  |  |  |
| NA2                                                      | 1                         | -                                  | Not Used. This bit is always "1".                                                                                                                          |  |  |
| 0                                                        |                           | Normal Condition                   | Set to 1 when the WT20-1809 is enabled and the LNB output voltage is either too low or too high (nominally $\pm 9\%$ from the                              |  |  |
| PNG -                                                    | 1                         | Power Not Good<br>Condition        | the LNB voltage is within the acceptable range (nominally $\pm 5\%$ from the LNB DAC setting).                                                             |  |  |
| NA3                                                      | 1                         | -                                  | Not Used. This bit is always ``1″.                                                                                                                         |  |  |
|                                                          | 0                         | Normal Condition                   | The TSD bit is set to 1 if the WT20-1809 has detected an over-<br>temperature condition. If the TSD bit is set to 1, then the DIS bit<br>is also set to 1. |  |  |
| 150                                                      | 1                         | Over-temperature<br>Condition      |                                                                                                                                                            |  |  |
|                                                          | 0 Normal Condition        |                                    | The UVLO bit is set to 1 if either the voltage at the VIN pin or                                                                                           |  |  |
|                                                          | 1                         | VIN under-voltage<br>Condition     | 1, then the DIS bit is also set to 1.                                                                                                                      |  |  |



# 12. Application Circuits



### Schematic 1. WT20-1809 Typical Application

| Table 7. Parts List |                                                          | ~                                                                     |        |
|---------------------|----------------------------------------------------------|-----------------------------------------------------------------------|--------|
| Part Reference      | Characteristics                                          | Manufacture Device                                                    | Remark |
| C2, C7, C8, C11     | 100nF/50 <mark>V, X5R</mark> or X7R, 0603                |                                                                       |        |
| C3                  | 220nF/10V <sub>MIN</sub> , X5R or X7R, 0603              |                                                                       |        |
| C1, C4, C5, C6      | 3 x 10uF/35V, ±10%, X7R, 1210                            | Murata : GRM32ER7YA106K                                               |        |
| C9                  | 220nF/50V, X5R or X7R, 0603                              |                                                                       |        |
| C1 <mark>0</mark>   | 1 <mark>0nF/50V, X5</mark> R or X7R, 0603                |                                                                       |        |
| D1                  | Schottky Diode, 40V/3A, SMA                              | Sanken : SFPB-74<br>Vishay : B340A-E3/5AT<br>Diodes, Inc : B340A-13-F |        |
| D2, D3              | Schottky Diode, 40V/1A, SMA                              | Diodes, Inc : B140HW-7<br>Central Senmi : CMMSH1-40                   |        |
| D4                  | TVS Diode, 20VRM<br>32VCL at 500A (8/20us), 3000W<br>SMC | Littelfuse : SMDJ20A<br>ST : LNBTVS6-221S                             |        |
| L1                  | 15uH, ±10%, I <sub>SAT</sub> > 3.1A<br>DCR < 75mΩ        | TDK : VLF10045T-150M3R5<br>Sumida : CDRH10D43FBNP-150M                |        |
| R1                  | 2kΩ, 10%, 0402 or 0603                                   |                                                                       |        |
| R2                  | 37.4kΩ, 1%, 0402 or 0603                                 |                                                                       |        |



### 13. Package Outline



Wellang provides information in the datasheet "AS IS", and disclaims all warranties, express and implied, including without limitation any implied warranties of merchantability, fitness for a particular purpose or non-infringement of third party intellectual property rights. No licenses to Wellang's or any third party's Intellectual Property is conveyed by the transfer of this documentation. All information in the datasheet is provided only to assist the customers in evaluation and feasibility assessment of Wellang's product. It is expected that users may make further refinements to meet specific performance goals. Wellang reserves the right to make changes in this document including circuits, parts, and/or parameters at any time without further notice but is under no obligation to do so.

### 15. Contact information

| For sales & technical information | snm@wellang.com        |
|-----------------------------------|------------------------|
| For additional information        | http://www.wellang.com |