



# **PCA8885**

Capacitive 8-channel touch and proximity sensor with auto-calibration and very low power consumption

Rev. 5 — 16 April 2019

Product data sheet

# 1. General description

The integrated circuit PCA8885 is a capacitive 8-channel touch and proximity sensor that uses a patented (EDISEN) method to detect a change in capacitance on remote sensing plates. Changes in the static capacitances (as opposed to dynamic capacitance changes) are automatically compensated using continuous auto-calibration. Remote sensing plates (for example, conductive foils) can be connected to the IC<sup>1</sup> using coaxial cable. The eight input channels operate independently of each other. There is also a built-in option for a matrix arrangement of the sensors: interrupt generation only when two channels are activated simultaneously, suppression of additional channel outputs when two channels are already active.

## 2. Features and benefits

- AEC-Q100 compliant for automotive applications
- Dynamic touch and proximity sensor with 8 sensor channels
- Support for matrix arrangement of sensors
- Sensing plates can be connected remotely
- Adjustable response time
- Adjustable sensitivity
  - Continuous auto-calibration
  - Digital processing method
  - Can cope with up to 6 mm of acrylic glass
- Direct and latching switch modes
- I<sup>2</sup>C Fast-mode Plus (Fm+) compatible interface
  - Two I<sup>2</sup>C-bus addresses
  - Cascading of two ICs possible
  - Interrupt signaling over I<sup>2</sup>C-bus
- Interrupt output
- Large voltage operating range (V<sub>DD</sub> = 2.5 V to 5.5 V)
- Sleep mode (I<sub>DD</sub> < 100 nA)</p>
- Low-power battery operation possible (I<sub>DD</sub> ~ 10 μA)
- Operating temperature range (T<sub>amb</sub> = -40 °C to +85 °C)

ISweek www.isweek.com

<sup>1.</sup> The definition of the abbreviations and acronyms used in this data sheet can be found in <u>Section 23 on page 39</u>.

# 3. Applications

- Replacing mechanical switches
- Hermetically sealed keys on a keyboard
- Switches for medical applications
- Switches for use in explosive environments
- Audio control: on/off, channel, volume
- Vandal proof switches
- Switches in or under the upholstery, leather, handles, mats, carpets, tiles, and glass
- Use of standard metal sanitary parts (for example a tap) as switch
- Portable communication and entertainment units
- White goods control panel

# 4. Ordering information

#### Table 1.Ordering information

| Type number | Package |                                                               |           |  |  |  |
|-------------|---------|---------------------------------------------------------------|-----------|--|--|--|
|             | Name    | Description                                                   | Version   |  |  |  |
| PCA8885TS   | TSSOP28 | plastic small outline package; 28 leads;<br>body width 4.4 mm | PCA8885TS |  |  |  |

# 4.1 Ordering options

#### Table 2. Ordering options

| Product type number | Orderable part number | Orderable article<br>number | Delivery form          | IC<br>revision |
|---------------------|-----------------------|-----------------------------|------------------------|----------------|
| PCA8885TS/Q900/1    | PCA8885TS/Q900/1,1    | 9160404                     | tape and reel, 13 inch | 1              |

# 5. Marking

#### Table 3.Marking codes

| Product type number | Marking code |
|---------------------|--------------|
| PCA8885TS/Q900/1    | PCA8885TS    |

ISweek www.isweek.com

# 6. Block diagram



# 7. Pinning information



# 7.1 Pinning

# 7.2 Pin description

#### Table 4. Pin description

Input or input/output pins must always be at a defined level (Vss or VDD) unless otherwise specified.

| Symbol Pin               |               | Туре                   | Description                                                                                 |
|--------------------------|---------------|------------------------|---------------------------------------------------------------------------------------------|
|                          | PCA8885TS     |                        |                                                                                             |
| CLK_OUT                  | 1             | output                 | clock output for chip cascading and synchronization                                         |
| V <sub>DD(INTREGD)</sub> | 2             | supply                 | internal regulated supply reference voltage                                                 |
| IN7 to IN0               | 3 to 10       | analog<br>input/output | sensor input, channel 0 to 7 <sup>[2]</sup>                                                 |
| CPC7 to<br>CPC0          | 11 to 18      | analog<br>input/output | reservoir capacitor, channel 0 to 7 <sup>[2]</sup>                                          |
| V <sub>SS</sub>          | 19 <u>[3]</u> | supply                 | ground supply voltage                                                                       |
| SCL                      | 20            | input                  | serial clock line                                                                           |
| SDA                      | 21            | input/output           | serial data line                                                                            |
| TEST                     | 22            | input                  | test pin; must be connected to $V_{\text{SS}}$                                              |
| A0                       | 23            | input                  | I <sup>2</sup> C subaddress LSB <sup>[4]</sup>                                              |
| SLEEP                    | 24            | input                  | sleep mode;<br>connect to V <sub>DD</sub> to force the circuit into low-power<br>sleep mode |
| INT                      | 25            | output                 | interrupt output                                                                            |
| V <sub>DD</sub>          | 26            | supply                 | supply voltage                                                                              |
| INT_IN                   | 27            | input                  | interrupt input for chip cascading; connect to $V_{\text{DD}}$ if not used                  |
| CLK_IN                   | 28            | input                  | clock input;<br>for the secondary chip when the primary chip<br>provides the clock signal   |

[1] The internal regulated supply voltage output must be decoupled with a decoupling capacitor to  $V_{SS}$ .

[2] If a channel is not used, the appropriate sensor input line has to be left open, the corresponding CPCn has to be connected to V<sub>ss</sub> and the channel should be disabled in the MASK register (see <u>Table 11 on</u> <u>page 15</u>).

[3] The die paddle (exposed pad) is connected to V<sub>SS</sub> and should be electrically isolated.

[4] Used to address two devices, for example: low address 3Ah, high address 3Bh.

Sweek www.isweek.com

# 8. Functional description

The sensing plates have to be connected to the sensor input pins IN0 to IN7. The discharge times ( $t_{dch}$ ) on the sensor input pins, are compared to the discharge time ( $t_{dch(ref)}$ ) of an internal RC timing element. The comparison is done sequentially for each sensor input pin. The RC timing circuits are periodically charged from  $V_{DD(I)TREGD}$  and then discharged via a resistor to  $V_{SS}$ . The charge-discharge cycle for each channel is governed by the sampling rate ( $f_s$ ). The channels are sampled sequentially, while the reference element is activated at the sampling point of each channel (see timing diagram in Figure 3).



When the voltage of an RC combination falls below the level  $V_{ref}$ , the appropriate comparator output changes. The logic following the comparators determines which comparator switched first. If the reference comparator switched first, then a pulse is given on CUP. If the sensor comparator switched first, then a pulse is given on CDN. <u>Fig 4</u> Fig 4illustrates the functional principle of the PCA8885.

The pulses control the charge on the external capacitors  $C_{CPC}$  on pins CPC0 to CPC7. Every time a pulse is given on CUP, the capacitor  $C_{CPC}$  is charged through a current source ( $I_{source}$ ) from  $V_{DD(INTREGD}$ ) for a fixed time causing the voltage on  $C_{CPC}$  to rise by a small increment. Likewise when a pulse occurs on CDN, capacitor  $C_{CPC}$  is discharged through a current sink ( $I_{sink}$ ) towards ground for a fixed time, causing the voltage on  $C_{CPC}$  to fall by a small decrement. The voltage on  $C_{CPC}$  controls an additional current sink ( $I_{CPC}$ ) that causes the capacitance attached to the input pins IN[0:7] to be discharged more quickly. This arrangement constitutes a closed loop control system, that constantly tries to equalize the discharge time ( $t_{dch}$ ) with the reference discharge time ( $t_{dch(ref)}$ ). In the equilibrium state, the discharge times are nearly equal and the pulses alternate between CUP and CDN.

ISweek www.isweek.com



The counter following this logic counts the pulses CUP or CDN respectively. The counter is reset every time the pulse sequence changes from CUP to CDN or the other way round. The outputs OUT0 to OUT7 are only activated when 64 consecutive pulses occurred on CUP. Low-level interference or slow changes in the input capacitance do not cause the output to switch.

Various measures, such as asymmetrical charge and discharge steps, are taken to ensure that the output switches off correctly. A special start-up circuit ensures that the device reaches equilibrium quickly when the supply is attached.

The sampling rate ( $f_s$ ) is derived from the internally generated oscillator frequency. The oscillator frequency can be adjusted within a specified range by programming the CLKREG register (see <u>Table 10 on page 14</u>).

The status of the output signals OUT0 to OUT7 is stored in the SENS register (see <u>Table 9 on page 13</u>). An interrupt is generated on changes of the sensor states.

# 9. Commands

The operation of the PCA8885 can be controlled by 12 commands and 4 configurationand status-registers (see <u>Section 10 on page 10</u>). Several configuration settings can be programmed using single commands without associated data transfer. The configuration register can however also be written using the write-config command. The clock and mask registers can only be programmed using the write-clock and write-mask commands.

### 9.1 Command overview

| Command                   | Operation code | Description                                                 | Transfer<br>type | Reference                                       |
|---------------------------|----------------|-------------------------------------------------------------|------------------|-------------------------------------------------|
| soft-reset                | 0000000        | brings chip to reset state                                  | command          | Section 9.2,<br>Section 10.2.2.2                |
| clear-INT                 | 00000011       | deactivates interrupt generation on pin INT                 | command          | Section 10.2.2.1                                |
| sleep                     | 00000101       | enter sleep mode                                            | command          | Section 9.3                                     |
| wake-up                   | 00000110       | enter active mode                                           | command          |                                                 |
| write-config              | 00110000       | write configuration register                                | write 1 byte     | Section 10.2                                    |
| read-config               | 00110011       | read configuration register                                 | read 1 byte      |                                                 |
| write-clock               | 00110101       | write clock setting register                                | write 1 byte     | Section 10.4                                    |
| read-clock                | 00110110       | read clock setting register                                 | read 1 byte      |                                                 |
| write-mask                | 00111001       | write the mask register                                     | write 1 byte     | Section 10.5                                    |
| read-mask                 | 00111010       | read the mask register                                      | read 1 byte      | 1                                               |
| int-over-l <sup>2</sup> C | 00111100       | put the device in int-over-I <sup>2</sup> C mode            | command          | Section 10.2.2.1                                |
| read-sensor               | -              | rea <u>d se</u> nsor state register and clears the INT line | direct read      | <u>Section 9.4</u> ,<br><u>Section 10.2.2.1</u> |

#### Table 5.Commands of PCA8885

### 9.2 Command: soft-reset

Reset takes place during power-on of the circuit. There is no external hardware reset input.

During operation, the device can be reset using the soft-reset command. The sensor channels and all registers are reset to the default values and the int-over-I<sup>2</sup>C mode is terminated. It does not affect the state of the analog section except for those functions that are controlled by configuration bits.

### 9.3 Commands: Sleep and wake-up

Sleep mode is implemented to save power during periods where no sensor activity is expected or supported.

In sleep mode, most of the circuit parts are put in power-down mode, in particular all analog blocks consuming static and dynamic power. This includes the oscillator, thus no internal activity remains. Also the voltage regulator is powered down, to reduce its standalone power consumption.

### ISweek www.isweek.com



During sleep mode, the register configuration is maintained and the device remains responsive to I<sup>2</sup>C commands. The charges in the CPC capacitors however cannot be guaranteed, as there is no limitation on the duration of the sleep mode. Therefore the analog part has to perform a normal start-up phase, including the fast start procedure for the CPC capacitor charging.

Sleep mode is entered when the sleep command is received from the system controller or when the SLEEP pin is set to HIGH. Resume is done by the wake-up command, or by setting the SLEEP pin to LOW.

The hardware sleep mechanism using the SLEEP pin and the software sleep mechanism using the sleep or wake-up commands are independent of each other:

- If the device was put to sleep using the sleep command, a wake-up command resumes the operation. It cannot be resumed by activating the SLEEP pin.
- If the device was put to sleep by setting pin SLEEP to HIGH, then pin SLEEP must be set to LOW to resume operation. It cannot be resumed with the wake-up command.

### 9.4 Command: read-sensor

The read-sensor command is the main transaction to read the actual state information of the sensor state register SENS.

If the R/W bit (LSB of the I<sup>2</sup>C slave address byte, see <u>Table 12 on page 19</u>) is set logic 1 the PCA8885 regards the transaction as the read-sensor command. The read-sensor command transaction supports a repeated reading of the SENS register (see <u>Section 10.3</u> on page 13). When two circuits are used in a cascaded configuration, they alternately return their SENS register content in a single transaction

The protocols for the repeated read mode and the alternating read mode are described in <u>Section 13.7 on page 20</u>.

# **10. Registers**

The PCA8885 has four registers storing the configuration and the status information of the device.

### **10.1 Register overview**

#### Table 6. Register overview

The bit position labeled as x is not relevant; if read, it can be either logic 0 or logic 1.

| Register | Bit    | Bit      |     |                               |   |   |         |          | Default |
|----------|--------|----------|-----|-------------------------------|---|---|---------|----------|---------|
| name     | 7      | 6        | 5   | 4                             | 3 | 2 | 1       | 0        | value   |
| CONFIG   | OPM[   | 1:0]     | SWM | SWM KM[1:0] VROF INTM MSKMODE |   |   | 0000000 |          |         |
| SENS     | CH[7:0 | CH[7:0]  |     |                               |   |   |         | 0000000  |         |
| CLKREG   | CLO    | CLI      | x   | x FRQC[1:0] FRQF[2:0]         |   |   |         | 00x01100 |         |
| MASK     | MSK[7  | MSK[7:0] |     |                               |   |   |         | 11111111 |         |

# 10.2 Register: CONFIG

| Table 7. | CONFIG | - configuration | register | bit description |
|----------|--------|-----------------|----------|-----------------|
|----------|--------|-----------------|----------|-----------------|

| Bit    | Symbol   | Value                                                                          | Description                                                                                      | Reference        |
|--------|----------|--------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------|------------------|
| 7 to 6 | OPM[1:0] |                                                                                | main operation mode                                                                              | Section 10.2.1.1 |
|        |          | 00[1]                                                                          | stand-alone device                                                                               | -                |
|        |          | 01                                                                             | secondary-chip in a cascade                                                                      |                  |
|        |          | 10                                                                             | primary-chip in a cascade                                                                        | -                |
|        |          | 11                                                                             | unused                                                                                           | -                |
| 5      | SWM      |                                                                                | switching mode                                                                                   | Section 10.2.1.2 |
|        |          | O[1]                                                                           | direct switching mode:<br>sensor release clears the<br>corresponding bit in the<br>SENS register | -                |
|        | 1        | latching mode:<br>reading SENS register<br>clears bits in the SENS<br>register | -                                                                                                |                  |
| 4 to 3 | KM[1:0]  |                                                                                | key-press mode                                                                                   | Section 10.2.1.3 |
|        |          | 00[1]                                                                          | N-key mode:<br>each sensor activity is<br>reflected in the SENS<br>register                      | _                |
|        | 01       | 2-key mode:<br>only first two keys are<br>visible in the SENS register         | -                                                                                                |                  |
|        |          | 10                                                                             | 1-key mode:<br>only first key-press is visible<br>in the SENS register                           | -                |
|        |          | 11                                                                             | unused                                                                                           |                  |

Sweek www.isweek.com

Add: 16/F, Bldg. #3, Zhongke Mansion, No.1 Hi-Tech S. Rd, Hi-Tech Park South, Shenzhen, Guangdong, 518067 P.R.China

Tel: + 86-755-83289036 Fax: + 86-755-83289052 E-n

| Bit | Symbol  | Value                                                                             | Description                                                                                     | Reference      |
|-----|---------|-----------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------|----------------|
| 2   | VROF    |                                                                                   | voltage regulation                                                                              | Section 11     |
|     |         | 0[1]                                                                              | voltage regulation on                                                                           | _              |
|     |         | 1                                                                                 | voltage regulation off                                                                          | _              |
| 1   | INTM    |                                                                                   | interrupt generation mode                                                                       | Section 10.2.2 |
|     |         | 0[1]                                                                              | an interrupt is generated by<br>each bit changed in the<br>SENS register (press and<br>release) |                |
|     | 1       | an interrupt is generated by<br>each bit set in the SENS<br>register (press only) |                                                                                                 |                |
| 0   | MSKMODE |                                                                                   | channel masking mode                                                                            | Section 10.5.1 |
|     |         | 0[1]                                                                              | normal power:<br>masked out channels<br>remain operational                                      |                |
|     |         | 1                                                                                 | low power:<br>masked out channels are<br>powered down                                           |                |

#### Table 7. CONFIG - configuration register bit description ...continued

[1] Default value.

All bits in this register can be written and read with the write-config and read-config commands.

#### 10.2.1 Operating modes

#### 10.2.1.1 Main operating modes

The PCA8885 can operate in three operating modes: as a stand-alone device or in a cascade as a primary-chip or a secondary-chip (see <u>Table 8</u>).

| Table 8. | Main | operating | modes |
|----------|------|-----------|-------|
|----------|------|-----------|-------|

|                          | Main operating modes       |                     |                |  |  |
|--------------------------|----------------------------|---------------------|----------------|--|--|
| Conditions of            | Stand-alone <sup>[1]</sup> | Primary-chip        | Secondary-chip |  |  |
| clock source             | internal oscillator        | internal oscillator | clock input    |  |  |
| oscillator               | enabled                    | enabled             | disabled       |  |  |
| clock output pin CLK_OUT | disabled                   | enabled             | disabled       |  |  |
| clock input pin CLK_IN   | disabled                   | disabled            | enabled        |  |  |

[1] Default operating mode after power-on.

The operating modes are implemented to support the application of two PCA8885 in the system (see Section 13.8 on page 21).

#### 10.2.1.2 Switching modes

There is a one to one relationship between the channels IN[0:7] and the bits in the SENS register. The indication of the switching status of each channel is controlled by the two switching modes supported:

ISweek www.isweek.com

**Direct mode** — In direct mode, the sensor state is directly reflected in the SENS register. When the sensor is activated, the corresponding bit in the SENS register is immediately set logic 1. When the sensor is released, the bit is cleared (set logic 0) again. The bits are even cleared if the SENS register has not yet been read by the system controller.

**Latching mode** — In latching mode, every activated sensor sets the corresponding bit in the SENS register logic 1. When the sensor is released, the SENS register is unaffected. Reading the SENS register clears (set logic 0) those bits, whose sensor is not activated anymore.

After reset, the PCA8885 is set to direct switching mode.

#### 10.2.1.3 Key-press modes

There are three key-press modes implemented in the PCA8885: N-key, 1-key, and 2-key mode.

**N-key mode** — In N-key mode, each sensor activity is reflected in register SENS according to the configured switching mode. The N-key mode is the default key-press mode after reset.

**1-key mode** — In 1-key mode, only the first sensor activation sets the corresponding bit in register SENS. All further activations of the other sensors are suppressed at the SENS register boundary. In this way, sensors in a keypad are masked out, which are activated accidentally because they are arranged next to the activated sensor.

The 1-key mode supports sensor matrix arrangements with two PCA8885, where one chip is attached to the columns and one to the rows (primary-chip and secondary-chip). Sensor activation sets 1 bit for the column and 1 bit for the row in the SENS register of the appropriate chip. Each activation of a sensor raises an interrupt. The system controller must handle the situation where the INT is raised before the second sensor in the matrix has been activated.

**2-key mode** — In 2-key mode, only the two first sensor activations set the corresponding bits in register SENS. All further activations of the other sensors are suppressed at the SENS register boundary. This mode supports in particular the matrix arrangement of sensors using only one PCA8885, as illustrated in Figure 25 on page 33. In this way, sensors in a matrix are masked out, which are activated accidentally because they are arranged next to the intended sensors. This mode properly handles a delay in sensor activation due to unequal sensor capacitance or area (non-centric sensor touching, and so on) as long as the intended sensors react before sensors which are activated accidentally. In 2-key mode, the INT output is only activated after 2 bits have been set in the SENS register.

#### 10.2.2 Interrupt generation

The PCA8885 provides two mechanisms to inform the system controller that a sensor activity has been detected.

#### 10.2.2.1 Interrupt output INT

The PCA8885 has an interrupt output, INT, to flag to the system controller that a capacitive event has been detected. The controller can then fetch the sensor state by reading the SENS register over the  $l^2$ C-bus.

The interrupt generation is controlled by the INTM bit in the CONFIG register (see <u>Table 7</u> on page 10).

### ISweek www.isweek.com

Add: 16/F, Bldg. #3, Zhongke Mansion, No.1 Hi-Tech S. Rd, Hi-Tech Park South, Shenzhen, Guangdong, 518067 P.R.China



- If INTM is logic 0 (default), then the change (set or clear) of each bit in register SENS activates the INT output.
- If INTM is logic 1, then only sen<u>sor</u> press events, resulting in bits being set logic 1 in the SENS register, activate the INT output. Sensor release events, which cause the corresponding bit in SENS to be cleared (set logic 0), do not activate the INT output.

In 2-key mode, the INT output is only activated after 2 bits have been set in the SENS register.

The interrupt is automatically cleared when the system controller reads the SENS register. Alternatively the INT can be cleared by using the clear-INT command, without reading the actual sensor state.

#### 10.2.2.2 Interrupt over the I2C-bus

In applications where the sensing plates are remote from the microcontroller, the interrupt line can be saved by enabling the interrupt over l<sup>2</sup>C-bus.

The PCA8885 provides the feature of interrupt over the I<sup>2</sup>C-bus. The PCA8885 then behaves like an I<sup>2</sup>C master with restricted functionality. The interrupt is signaled by setting a START condition immediately followed by a STOP condition. It is illustrated in Figure 5. No further I<sup>2</sup>C master capabilities are supported.



The system controller has to detect the START-STOP condition and react accordingly.

The interrupt over the  $l^2$ C-bus can be enabled with the int-over- $l^2$ C command and disabled with the soft-reset command.

In interrupt over the  $I^2$ C-bus mode, the functionality of the INT output continues to work as described in <u>Section 10.2.2.1</u>.

#### 10.3 Register: SENS

| Table 9. | SENS - | sensor | state r | egister | bit | description |
|----------|--------|--------|---------|---------|-----|-------------|
|----------|--------|--------|---------|---------|-----|-------------|

| Bit    | Symbol  | Value                                  | Description                                        |
|--------|---------|----------------------------------------|----------------------------------------------------|
| 7 to 0 | CH[7:0] | 00000000 <sup>[1]</sup> to<br>11111111 | sensor state of the respective channels IN7 to IN0 |

[1] Default value.

All bits in this register are read-only and can be read with the read-sensor command (see <u>Section 9.4</u>).

### ISweek www.isweek.com

Add: 16/F, Bldg. #3, Zhongke Mansion, No.1 Hi-Tech S. Rd, Hi-Tech Park South, Shenzhen, Guangdong, 518067 P.R.China

| Bit    | Symbol    | Value  | Description                                              |  |  |  |
|--------|-----------|--------|----------------------------------------------------------|--|--|--|
| 7      | CLO       |        | CLK_OUT switch                                           |  |  |  |
|        |           | 0[1]   | CLK_OUT disabled (unless IC is in primary-chip mode)     |  |  |  |
|        |           | 1      | CLK_OUT enabled                                          |  |  |  |
| 6      | CLI       |        | CLK_IN switch                                            |  |  |  |
|        |           | 0[1]   | CLK_IN disabled (unless IC is in<br>secondary-chip mode) |  |  |  |
|        |           | 1      | CLK_IN enabled, internal oscillator is<br>powered down   |  |  |  |
| 5      | -         | -[2]   | unused                                                   |  |  |  |
| 4 to 3 | FRQC[1:0] |        | clock frequency, coarse setting                          |  |  |  |
|        |           | 00     | $f_{clk} = f_{osc} / 64$                                 |  |  |  |
|        |           | 01[1]  | $f_{clk} = f_{osc} / 16$                                 |  |  |  |
|        |           | 10     | $f_{clk} = f_{osc}/4$                                    |  |  |  |
|        |           | 11     | $f_{clk} = f_{osc}$                                      |  |  |  |
| 2 to 0 | FRQF[2:0] |        | oscillator tuning                                        |  |  |  |
|        |           | 000    | $f_{osc} = 0.5 \times f_{osc(nom)}$                      |  |  |  |
|        |           | 001    | $f_{osc} = 0.625 \times f_{osc(nom)}$                    |  |  |  |
|        |           | 010    | $f_{osc} = 0.75 \times f_{osc(nom)}$                     |  |  |  |
|        |           | 011    | $f_{osc} = 0.875 \times f_{osc(nom)}$                    |  |  |  |
|        |           | 100[1] | $f_{osc} = 1 \times f_{osc(nom)}$                        |  |  |  |
|        |           | 101    | $f_{osc} = 1.25 \times f_{osc(nom)}$                     |  |  |  |
|        |           | 110    | $f_{osc} = 1.5 \times f_{osc(nom)}$                      |  |  |  |
|        |           | 111    | $f_{osc} = 1.75 \times f_{osc(nom)}$                     |  |  |  |

### 10.4 Register: CLKREG

[1] Default value.

[2] Should always be written with logic 0 and if read, it can be either logic 0 or logic 1.

All bits in this register can be written and read with the write-clock and read-clock commands.

## **10.4.1 Clock generation and frequency adjustment**

The PCA8885 contains an integrated oscillator as main clock source. With the values of FRQF[2:0], the oscillator frequency can be tuned (see Equation 1).

$$f_{osc} = m \times f_{osc(nom)}$$

(1)

## ISweek www.isweek.com

Add: 16/F, Bldg. #3, Zhongke Mansion, No.1 Hi-Tech S. Rd, Hi-Tech Park South, Shenzhen, Guangdong, 518067 P.R.China



The values of m can be varied in the range  $0.5 \le m \le 1.75$ , where m = 1.0 corresponds to the default value of FRQF[2:0] = 100.

The internal clock frequency (f<sub>clk</sub>) is derived from the oscillator frequency with Equation 2:

$$f_{clk} = f_{osc} / n \tag{2}$$

where the values for n are 1, 4, 16, or 64 and can be selected with FRQC[1:0]. The sensor sampling frequency ( $f_s$ ) is derived from the internal clock frequency with <u>Equation 3</u>:

$$f_s = f_{clk}/8 \tag{3}$$

The eight sensors are sampled sequentially, which results in a default sensor sampling rate  $f_s$ .

In secondary-chip mode, the internal clock generator is stopped, and the circuit is clocked from the CLK\_IN input pin.

The tuning of the oscillator frequency and the programmable clock divider (see Figure 6) allows changing the sensor sampling rate, the adjustment of the reaction time and the power consumption of the PCA8885 over a wide range.



### 10.5 Register: MASK

#### Table 11. MASK - channel enable mask register bit description

| Bit    | Symbol   | Value                                  | Description                                                    |
|--------|----------|----------------------------------------|----------------------------------------------------------------|
| 7 to 0 | MSK[7:0] | 00000000 to<br>11111111 <sup>[1]</sup> | enable or disable the respective sensor<br>channels IN0 to IN7 |
|        |          | 0                                      | sensor channel is disabled                                     |
|        |          | 1                                      | sensor channel is enabled                                      |

[1] Default value.

All bits in this register can be written and read with the write-mask and read-mask commands.

#### 10.5.1 Channel masking

The channel masking register MASK allows individual sensor channels to be enabled or disabled for particular applications or certain modes (for example only the on/off sensor should be active).

ISweek www.isweek.com

Add: 16/F, Bldg. #3, Zhongke Mansion, No.1 Hi-Tech S. Rd, Hi-Tech Park South, Shenzhen, Guangdong, 518067 P.R.China



- When bit MSKMODE in register CONFIG (see <u>Table 7</u>) is set logic 0, then the disabled channels are continuously sampled, but switching events are not reflected in register SENS and do not cause interrupts.
- When bit MSKMODE in register CONFIG (see <u>Table 7</u>) is set logic 1, only channels which are enabled are sampled. Reducing the number of sampled channels also reduces the power consumption.

When a channel becomes newly enabled, the fast start-up method (see <u>Section 12</u>) is used to reach the functional state quickly.

# **11. Power architecture**

The circuit has an integrated voltage regulator, supplied by pin V<sub>DD</sub>. The regulator provides an internal V<sub>DD(INTREGD)</sub> supply of nominally 2.8 V.

If a stable and noise free external supply voltage with 2.5 V <  $V_{DD(ext)}$  < 3.3 V is available in the system,  $V_{DD(INTREGD)}$  can be provided from an external source (see Figure 7). In this case  $V_{DD}$  and  $V_{DD(INTREGD)}$  must both be connected to  $V_{DD(ext)}$ . To reduce the current consumption, the internal voltage regulator should be shut down by setting bit VROF logic 1 (see Table 7 on page 10).



While the analog part of the circuit is powered from  $V_{DD(INTREGD)}$ , the I<sup>2</sup>C interface and the registers are powered from  $V_{DD}$ . Therefore the I<sup>2</sup>C interface remains accessible in sleep mode, and the register values are maintained when  $V_{DD(INTREGD)}$  is powered off.

# Sweek.com



Figure 8 illustrates the behavior of the integrated voltage regulator. The gray area covers the operational range of the PCA8885. The analog part of the circuit and the switch logic is powered from  $V_{DD(INTREGD)}$ . The I<sup>2</sup>C interface and the registers are powered from  $V_{DD}$ . Therefore the I<sup>2</sup>C interface remains accessible in sleep mode, and the register values are maintained when  $V_{DD(INTREGD)}$  is powered off.

# 12. Start-up procedure

After power-on the registers in the  $V_{DD}$  domain are reset, which includes the VROF bit controlling the voltage regulator. The regulator is therefore enabled, and the  $V_{DD(INTREGD)}$  domain is powered on. As soon as a sufficient  $V_{DD(INTREGD)}$  level is reached, the Power-On Reset (POR) is released.

After release of the POR in the V<sub>DD(INTREGD)</sub> domain, the circuit starts with the sensor sampling in the fast start mode (increased charge-pump currents quickly charge the CPC capacitors close to their target value). As soon as the capacitor voltages are close to the target value, the fast start phase is terminated, and the capacitors are charged in fine steps to the final value. When this state is reached, the logic enables the up and down counters, and the sensors are operational.

This start-up mechanism is executed independently for each channel.

# 13. Characteristics of the I<sup>2</sup>C-bus

The PCA8885 has an I<sup>2</sup>C serial interface which operates as a slave receiver or transmitter. SDA and SCL are the data I/O and clock lines for the serial I<sup>2</sup>C Interface. SDA is used as an input or as an open-drain output. SDA is actively pulled LOW and is passively held HIGH by the external pull-up resistor on the I<sup>2</sup>C-bus.

In order to provide high link robustness, the I<sup>2</sup>C interface of the PCA8885 is Fast-mode compatible and provides a robust addressing and command scheme.

#### ISweek www.isweek.com

## 13.1 Bit transfer

One data bit is transferred during each clock pulse. The data on the SDA line must remain stable during the HIGH period of the clock pulse as changes in the data line at this time are interpreted as a control signal (see Figure 9).



### 13.1.1 START and STOP conditions

Both data and clock lines remain HIGH when the bus is not busy.

A HIGH-to-LOW change of the data line, while the clock is HIGH, is defined as the START condition (S).

A LOW-to-HIGH change of the data line, while the clock is HIGH, is defined as the STOP condition (P).



The START and STOP conditions are shown in Figure 10.

# **13.2 System configuration**

A device generating a message is a transmitter; a device receiving a message is the receiver. The device that controls the message is the master; and the devices which are controlled by the master are the slaves. The system configuration is shown in <u>Figure 11</u>.



# Sweek www.isweek.com

Add: 16/F, Bldg. #3, Zhongke Mansion, No.1 Hi-Tech S. Rd, Hi-Tech Park South, Shenzhen, Guangdong, 518067 P.R.China

## 13.3 Acknowledge

The number of data bytes transferred between the START and STOP conditions from transmitter to receiver is unlimited. Each byte of 8 bits is followed by an acknowledge cycle.

- A slave receiver, which is addressed, must generate an acknowledge after the reception of each byte.
- A master receiver must generate an acknowledge after the reception of each byte that has been clocked out of the slave transmitter.
- The device that acknowledges must pull-down the SDA line during the acknowledge clock pulse, so that the SDA line is stable LOW during the HIGH period of the acknowledge related clock pulse (set-up and hold times must be considered).
- A master receiver must signal an end of data to the transmitter by not generating an acknowledge on the last byte that has been clocked out of the slave. In this event, the transmitter must leave the data line HIGH to enable the master to generate a STOP condition.

Acknowledgement on the I<sup>2</sup>C-bus is shown in Figure 12.



### 13.4 I<sup>2</sup>C-bus subaddress

Device selection depends on the I<sup>2</sup>C-bus slave address, on the transferred command data, and on the hardware subaddress.

Two I<sup>2</sup>C-bus slave addresses are used to address the PCA8885 (see Table 12).

#### Table 12. I<sup>2</sup>C slave address byte

|               | Slave ad | lave address |   |   |   |   |    |     |
|---------------|----------|--------------|---|---|---|---|----|-----|
| Bit           | 7        | 6            | 5 | 4 | 3 | 2 | 1  | 0   |
|               | MSB      |              |   |   |   |   |    | LSB |
| Slave address | 0        | 1            | 0 | 0 | 0 | 0 | A0 | R/W |

The least significant bit of the slave address is bit R/W (see Table 13).

### ISweek www.isweek.com

Add: 16/F, Bldg. #3, Zhongke Mansion, No.1 Hi-Tech S. Rd, Hi-Tech Park South, Shenzhen, Guangdong, 518067 P.R.China

| Table 13. | R/W-bit description |             |
|-----------|---------------------|-------------|
| R/W       |                     | Description |
| 0         |                     | write data  |
| 1         |                     | read data   |

Bit 1 of the slave address is defined by connecting input A0 to either  $V_{SS}$  (logic 0) or  $V_{DD}$  (logic 1). Therefore, two instances of PCA8885 can be distinguished on the same I<sup>2</sup>C-bus.

### 13.5 I<sup>2</sup>C-bus protocol

The  $l^2$ C-bus protocol is shown in <u>Figure 13</u>. The sequence is initiated with a START condition (S) from the  $l^2$ C-bus master which is followed by the slave address.



After acknowledgement, a command is sent, and after a further acknowledge a data byte is transmitted. After the last data byte, the I<sup>2</sup>C-bus master issues a STOP condition (P). Alternatively a START may be asserted to RESTART an I<sup>2</sup>C-bus access.

### 13.6 Fast-mode Plus (Fm+) support

The Fast-mode Plus specification is supported. Besides providing a high transmission speed, the main characteristic of Fast-mode Plus is the increased drive strength, allowing lower impedance buses to be driven, and therefore less noise sensitive. Details on the Fast-mode Plus specification are given in <u>Ref. 8 "UM10204"</u>.

### 13.7 Reading sensor data

The PCA8885 supports direct reading of the sensor state from the SENS register. If - after sending the address - the R/W bit is immediately set to logic 1 without sending a command, the circuit recognizes that it must immediately return the content of the SENS register (see Figure 14)



When the transaction, after reading the SENS register, is not terminated with a STOP bit, the PCA8885 repeatedly sends the content of SENS again. This provides a facility to observe the sensor activity continuously. This transaction is illustrated in Figure 15.

ISweek www.isweek.com



Using two PCA8885 in a cascade (see <u>Section 13.8</u>), one has to be the primary-chip and the other the secondary-chip. When the direct read transaction is executed in a cascaded configuration, the primary-chip transmits its SENS content register immediately after the address byte, followed by the secondary-chip transmitting its SENS register content.

If the transaction - after reading the two SENS registers - is not terminated with a STOP bit, the primary-chip and the secondary-chip continue sending the content of the SENS registers alternately. Such a transaction is illustrated in <u>Figure 16</u>.

| R/₩                                                        |                                                                                |
|------------------------------------------------------------|--------------------------------------------------------------------------------|
| S slave address $\begin{bmatrix} A \\ 0 \end{bmatrix}$ 1 A | server sensor data A client sensor data A server sensor data A sensor data A P |
|                                                            | 013aaa280                                                                      |

Fig 16. Reading sensor data, alternately from primary-chip and secondary-chip

It must be noted, that for this alternate data transfer only one PCA8885 has to be addressed. By definition the primary-chip must be addressed (A0 bit in the address set to logic 0). In this particular case, the secondary-chip reacts on the address of the primary-chip. For all other transactions targeting the secondary-chip, it must be properly addressed with A0 set to logic 1.

## 13.8 Device cascading

Two PCA8885 devices can be connected to the same I<sup>2</sup>C-bus, which facilitates up to  $8 \times 8$  keypads.

The device provides the following features to guarantee robust operation and to simplify the system design using two devices:

- The 7-bit I<sup>2</sup>C address consists of 6 fixed bits and 1 selectable bit. The level externally applied to pin A0 (V<sub>DD</sub> or V<sub>SS</sub>) defines the LSB of the I<sup>2</sup>C slave address. In this way, two PCA8885 can be addressed on the same bus without the need for different hard coded I<sup>2</sup>C addresses.
- The sensor activity can be synchronized, so that interference between the sensors of the different chips is avoided. One chip is considered to be the primary-chip. It provides the sample clock on pin CLK\_OUT. The other chip is considered to be the secondary-chip. It uses the clock provided by the primary-chip instead of the internal clock. The primary-chip samples the sensors on the rising edge of the internal sample clock. The CLK\_IN signal is inverted to derive the sample clock in the secondary-chip. Therefore the secondary-chip samples its sensors on the negative edge of the sample clock of the primary-chip. In this way, no simultaneous sensor sampling occurs.



Primary-chip or secondary-chip modes are enabled by programming the configuration register (see <u>Table 7 on page 10</u>).

- The interrupt sign<u>al can</u> be cascaded. The INT output of th<u>e</u> primary-chip can be connected to the INT\_IN input of the secondary-chip. The INT output of the secondary-chip is then an OR'ed combination of the two interrupts.
- If two devices are cascaded and the int-over-I<sup>2</sup>C mode is desired, then it is sufficient to put the secondary-chip in int-over-I<sup>2</sup>C mode. The primary-chip still signals an interrupt over the INT output to the INT\_IN input of the secondary-chip.

<u>Figure 25 on page 33</u> illustrates a typical example of an application using two PCA8885 circuits.

# 14. Internal circuitry



# 15. Safety notes

#### CAUTION



This device is sensitive to ElectroStatic Discharge (ESD). Observe precautions for handling electrostatic sensitive devices.

Such precautions are described in the ANSI/ESD S20.20, IEC/ST 61340-5, JESD625-A or equivalent standards.

# 16. Limiting values

#### Table 14. Limiting values

In accordance with the Absolute Maximum Rating System (IEC 60134).

| Symbol                   | Parameter                             | Conditions        |            | Min  | Max   | Unit |
|--------------------------|---------------------------------------|-------------------|------------|------|-------|------|
| V <sub>DD</sub>          | supply voltage                        |                   |            | -0.5 | +8.0  | V    |
| V <sub>DD(INTREGD)</sub> | internal regulated supply voltage     |                   |            | -0.5 | +6.5  | V    |
| VI                       | input voltage                         | on all input pins |            | -0.5 | +6.5  | V    |
| I <sub>SS</sub>          | ground supply current                 |                   |            | -50  | +50   | mA   |
| I <sub>SDA</sub>         | current on pin SDA                    |                   |            | -30  | +30   | mA   |
| I <sub>I/O(n)</sub>      | input/output current on any other pin |                   |            | -10  | +10   | mA   |
| P <sub>tot</sub>         | total power dissipation               |                   |            | -    | 100   | mW   |
| V <sub>ESD</sub>         | electrostatic discharge               | НВМ               | [1]        | -    | ±2000 | V    |
|                          | voltage                               | CDM               | [2]        | -    | ±750  | V    |
| l <sub>lu</sub>          | latch-up current                      |                   | <u>[3]</u> | -    | 100   | mA   |
| T <sub>stg</sub>         | storage temperature                   |                   |            | -60  | +125  | °C   |
| T <sub>amb</sub>         | ambient temperature                   |                   |            | -40  | +85   | °C   |

[1] Pass level; Human Body Model (HBM) according to Ref. 4 "JESD22-A114".

[2] Pass level; Charged-Device Model (CDM), according to Ref. 5 "JESD22-C101".

[3] Pass level; latch-up testing, according to <u>Ref. 6 "JESD78"</u> at maximum ambient temperature (T<sub>amb(max)</sub>).

# **17. Static characteristics**

#### Table 15. Static characteristics

 $V_{DD}$  = 2.5V to 5.5 V,  $V_{SS}$  =0 V,  $T_{amb}$  = -40 °C to +85 °C; unless otherwise specified; min and max values are not production tested, but verified on sampling basis.

| Symbol                     | Parameter                    | Conditions                                                                                | Min                   | Тур | Мах                     | Unit |
|----------------------------|------------------------------|-------------------------------------------------------------------------------------------|-----------------------|-----|-------------------------|------|
| V <sub>DD</sub>            | supply voltage               |                                                                                           | 2.5                   | -   | 5.5                     | V    |
| V <sub>DD(ext)</sub>       | external supply voltage      | V <sub>DD</sub> connected to<br>V <sub>DD(INTREGD</sub> ); internal<br>regulator disabled | 2.5                   | -   | 3.3                     | V    |
| V <sub>DD(INTREGD)</sub>   | internal regulated supply    | 1                                                                                         | J                     |     |                         |      |
|                            | voltage                      |                                                                                           | 2.5                   | 2.9 | 3.3                     | V    |
|                            |                              | external supplied                                                                         | 2.5                   | -   | 3.3                     | V    |
| I <sub>DD</sub>            | supply current               | idle state; fs = 1 kHz                                                                    | J _                   | 10  | 20                      | μA   |
| I <sub>DD(sleep)</sub>     | sleep mode supply current    |                                                                                           | -                     | 100 | 500                     | nA   |
| <b>Digital inputs</b>      | (CLK_IN, A0, INT_IN, TEST)   | ·                                                                                         |                       |     |                         |      |
| V <sub>IL</sub>            | LOW-level input voltage      |                                                                                           | V <sub>SS</sub>       | -   | 0.3V <sub>DD</sub>      | V    |
| V <sub>IH</sub>            | HIGH-level input voltage     |                                                                                           | $0.7V_{DD}$           | -   | V <sub>DD</sub>         |      |
| Digital output             | ts (INT, CLK_OUT)            | ·                                                                                         |                       |     |                         |      |
| V <sub>OL</sub>            | LOW-level output voltage     | l <sub>o</sub> = 0.5 mA                                                                   | V <sub>SS</sub>       | -   | 0.2V <sub>DD</sub>      | V    |
| V <sub>OH</sub>            | HIGH-level output voltage    | l <sub>o</sub> = 0.5 mA                                                                   | $0.8V_{DD}$           | -   | V <sub>DD</sub>         | V    |
| Analog pins (              | IN0 to IN7 and CPC0 to CPC7  | )                                                                                         |                       | -   |                         |      |
| V <sub>CPC</sub>           | voltage on pin CPC           | usable control range                                                                      | V <sub>SS</sub> + 0.5 | -   | $V_{DD(INTREGD)} - 0.5$ | V    |
| C <sub>in</sub>            | input capacitance            | sensing plate and parasitic                                                               | 10                    | -   | 40                      | pF   |
| I <sup>2</sup> C interface | pins (SDA, SCL)              | 1                                                                                         |                       |     |                         |      |
| V <sub>IL</sub>            | LOW-level input voltage      |                                                                                           | -0.5                  | -   | 0.3V <sub>DD</sub>      | V    |
| V <sub>IH</sub>            | HIGH-level input voltage     |                                                                                           | $0.7V_{DD}$           | -   | 5.5                     | V    |
| I <sub>OL</sub>            | LOW-level output current     | $V_{DD} = 5.0 \text{ V}; V_{OL} = 0.4 \text{ V}$                                          | 20                    | -   | -                       | mA   |
| IL.                        | leakage current              | [                                                                                         | <u>ا</u> ا            | 0   | -                       | μA   |
| Ci                         | capacitance for each I/O pin |                                                                                           | -                     | -   | 10                      | pF   |
| External com               | ponents                      | 1                                                                                         |                       | -   |                         |      |
| C <sub>CPC</sub>           | capacitance on pin CPC       | E                                                                                         | 22                    | 100 | 470                     | nF   |
| C <sub>dec</sub>           | decoupling capacitance       | on pins $V_{DD(INTREGD)}$ and $V_{DD}$ ; ceramic chip capacitor                           | -                     | 100 | -                       | nF   |

[1] See <u>Figure 8</u> for an illustration of the voltage regulation behavior and the related parameters.

[2] Idle state is the steady state after completed power-on, without any mode change and without any activity on the sensor plates, and the voltages on the reservoir capacitors  $C_{CPC}$  are settled.

[3] In case of an ESD event, the value may increase slightly.

[4] The insulation resistance of the capacitor should be at least 5 G $\Omega$ .

### Sweek www.isweek.com

Add: 16/F, Bldg. #3, Zhongke Mansion, No.1 Hi-Tech S. Rd, Hi-Tech Park South, Shenzhen, Guangdong, 518067 P.R.China

Sweek.com





Sweek.com



# **18. Dynamic characteristics**

#### Table 16. Dynamic characteristics

 $V_{DD} = 2.5V$  to 5.5 V,  $V_{SS} = 0$  V,  $T_{amb} = -40$  °C to +85 °C; unless otherwise specified; min and max values are not production tested, but verified on sampling basis.

| Symbol                 | Parameter                                                            | Conditions                                                                                                              | Min  | Тур | Max  | Unit |
|------------------------|----------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------|------|-----|------|------|
| System                 | timing                                                               |                                                                                                                         |      |     |      |      |
| t <sub>startup</sub>   | start-up time                                                        | $\label{eq:CPC} \begin{array}{l} C_{CPC} = 100 \text{ nF};  f_s = 1  \text{kHz}; \\ C_{in} = 40  \text{pF} \end{array}$ | -    | 200 | -    | ms   |
| f <sub>osc</sub>       | oscillator frequency                                                 | internal RC oscillator; <sup>[1]</sup><br>FRQF[2:0] = 100                                                               | 58   | 80  | 112  | kHz  |
| t <sub>sw</sub>        | switching time                                                       | f <sub>s</sub> = 1 kHz [2]                                                                                              | -    | 64  | -    | ms   |
| I <sup>2</sup> C inter | face characteristics (SDA, SCL)                                      |                                                                                                                         |      |     |      |      |
| t <sub>SP</sub>        | pulse width of spikes that must be<br>suppressed by the input filter |                                                                                                                         | 0    | -   | 50   | ns   |
| f <sub>SCL</sub>       | SCL clock frequency                                                  |                                                                                                                         | 0    | -   | 1000 | kHz  |
| t <sub>HD;STA</sub>    | hold time (repeated) START condition                                 |                                                                                                                         | 0.26 | -   | -    | μS   |
| t <sub>SU;STA</sub>    | set-up time for a repeated START condition                           |                                                                                                                         | 0.26 | -   | -    | μS   |
| t <sub>LOW</sub>       | LOW period of the SCL clock                                          |                                                                                                                         | 0.5  | -   | -    | μS   |
| t <sub>HIGH</sub>      | HIGH period of the SCL clock                                         |                                                                                                                         | 0.26 | -   | -    | μS   |
| t <sub>HD;DAT</sub>    | data hold time                                                       |                                                                                                                         | 0    | -   | -    | ns   |
| t <sub>SU;DAT</sub>    | data set-up time                                                     |                                                                                                                         | 50   | -   | -    | ns   |
| tr                     | rise time of both SDA and SCL signals                                |                                                                                                                         | -    | -   | 120  | ns   |
| tr                     | fall time of both SDA and SCL signals                                |                                                                                                                         | -    | -   | 120  | ns   |
| t <sub>su;sто</sub>    | set-up time for STOP condition                                       |                                                                                                                         | 0.26 | -   | -    | μS   |
| t <sub>BUF</sub>       | bus free time between a STOP and START condition                     |                                                                                                                         | 0.5  | -   | -    | μS   |
| Cb                     | capacitive load for each bus line                                    |                                                                                                                         | -    | -   | 550  | pF   |
| t <sub>VD;DAT</sub>    | data valid time                                                      |                                                                                                                         | -    | -   | 0.45 | μS   |
| t <sub>VD;ACK</sub>    | data valid acknowledge time                                          |                                                                                                                         | -    | -   | 0.45 | μS   |
| t <sub>w(int)</sub>    | interrupt pulse width                                                | interrupt over I <sup>2</sup> C                                                                                         | -    | 2   | -    | μS   |
|                        |                                                                      |                                                                                                                         |      |     |      |      |

[1] Default value.

[2] For switching, 64 consecutive CUP pulses are needed.

Sweek www.isweek.com

Add: 16/F, Bldg. #3, Zhongke Mansion, No.1 Hi-Tech S. Rd, Hi-Tech Park South, Shenzhen, Guangdong, 518067 P.R.China

# Sweek.com



# **18.1 I<sup>2</sup>C interface timing**



## ISweek www.isweek.com

Add: 16/F, Bldg. #3, Zhongke Mansion, No.1 Hi-Tech S. Rd, Hi-Tech Park South, Shenzhen, Guangdong, 518067 P.R.China

# **19. Application information**



# **19.1 Single device application**



## 19.2 28 sensor grid application in 2-key mode

| Sensor | Inputs |     |     |     |     |     |     |     |  |  |  |
|--------|--------|-----|-----|-----|-----|-----|-----|-----|--|--|--|
|        | IN7    | IN6 | IN5 | IN4 | IN3 | IN2 | IN1 | IN0 |  |  |  |
| 1      | 0      | 0   | 0   | 0   | 0   | 0   | 1   | 1   |  |  |  |
| 2      | 0      | 0   | 0   | 0   | 0   | 1   | 0   | 1   |  |  |  |
| 3      | 0      | 0   | 0   | 0   | 1   | 0   | 0   | 1   |  |  |  |
| 4      | 0      | 0   | 0   | 1   | 0   | 0   | 0   | 1   |  |  |  |
| 5      | 0      | 0   | 1   | 0   | 0   | 0   | 0   | 1   |  |  |  |
| 6      | 0      | 1   | 0   | 0   | 0   | 0   | 0   | 1   |  |  |  |
| 7      | 1      | 0   | 0   | 0   | 0   | 0   | 0   | 1   |  |  |  |
| 8      | 0      | 0   | 0   | 0   | 0   | 1   | 1   | 0   |  |  |  |
| 9      | 0      | 0   | 0   | 0   | 1   | 0   | 1   | 0   |  |  |  |
| 10     | 0      | 0   | 0   | 1   | 0   | 0   | 1   | 0   |  |  |  |
| 11     | 0      | 0   | 1   | 0   | 0   | 0   | 1   | 0   |  |  |  |
| 12     | 0      | 1   | 0   | 0   | 0   | 0   | 1   | 0   |  |  |  |
| 13     | 1      | 0   | 0   | 0   | 0   | 0   | 1   | 0   |  |  |  |
| 14     | 0      | 0   | 0   | 0   | 1   | 1   | 0   | 0   |  |  |  |
| 15     | 0      | 0   | 0   | 1   | 0   | 1   | 0   | 0   |  |  |  |
| 16     | 0      | 0   | 1   | 0   | 0   | 1   | 0   | 0   |  |  |  |
| 17     | 0      | 1   | 0   | 0   | 0   | 1   | 0   | 0   |  |  |  |
| 18     | 1      | 0   | 0   | 0   | 0   | 1   | 0   | 0   |  |  |  |
| 19     | 0      | 0   | 0   | 1   | 1   | 0   | 0   | 0   |  |  |  |
| 20     | 0      | 0   | 1   | 0   | 1   | 0   | 0   | 0   |  |  |  |
| 21     | 0      | 1   | 0   | 0   | 1   | 0   | 0   | 0   |  |  |  |
| 22     | 1      | 0   | 0   | 0   | 1   | 0   | 0   | 0   |  |  |  |
| 23     | 0      | 0   | 1   | 1   | 0   | 0   | 0   | 0   |  |  |  |
| 24     | 0      | 1   | 0   | 1   | 0   | 0   | 0   | 0   |  |  |  |
| 25     | 1      | 0   | 0   | 1   | 0   | 0   | 0   | 0   |  |  |  |
| 26     | 0      | 1   | 1   | 0   | 0   | 0   | 0   | 0   |  |  |  |
| 27     | 1      | 0   | 1   | 0   | 0   | 0   | 0   | 0   |  |  |  |
| 28     | 1      | 1   | 0   | 0   | 0   | 0   | 0   | 0   |  |  |  |

 Table 17. Input combinations for a 28 sensor grid in 2-key mode

Sweek www.isweek.com

Sweek.com



# 19.3 Cascaded application

# Sweek.com

 $\underline{2}$  shows the typical connections for a general application using two chips. For simplicity, the sensors attached to the secondary-chip are not shown in this diagram. The sensors of the secondary-chip can be arranged independently of the sensors of the primary-chip or combined in a common larger matrix.

Both chips use different I<sup>2</sup>C addresses programmed by the voltage level applied to pin A0. The primary-chip has A0 connected to ground; the secondary-chip has A0 connected to  $V_{DD(ext)}$ . In this way, each circuit is addressed individually.

In this case, the primary-chip is programmed to use the internal oscillator as clock reference. The primary-chip is also programmed to enable the clock output. The secondary-chip is programmed to use the clock output from the primary-chip as input clock. The internal oscillator of the secondary-chip is shut down to save power in this mode.

The interrupt output INT of the primary-chip is routed to the INT\_IN input of the secondary-chip, where it is OR'ed with the interrupt state of the secondary-chip.

The sensing plate capacitances may consist of a small metal area, for example behind an isolating layer. Illustrated in  $\underline{2}$  is a 4 × 4 sensor arrangement. In this configuration, a sensor touch always excites two sensor plates at the same time.

The sensing plates are connected to a coaxial cable (for remote sensors) or a shielded connection, which in turn is connected to the input pin IN. The connection capacitance contributes to the input capacitance and must not be neglected. An internal low pass filter (not shown) is used to reduce RF interference. An additional low pass filter consisting of a resistor RF and capacitor CF can be added to the input to improve RF immunity further than required. For good performance, the total amount of capacitance on the input ( $C_s + C_{CABLE} + C_F$ ) should be in the proper range, the optimum point being around 30 pF. Even if the external filtering is not required, placing  $C_F$  can help to bring the input capacitance on  $C_s$  and to compensate for slow changes in the sensing plate capacitance. A higher capacitive input loading is possible, if an additional discharge resistor RC is used. Resistor RC simply reduces the discharge time such that the internal timing requirements can be fulfilled.

The sensitivity of the sensors can be influenced by the sensing plate area and capacitors  $C_{CPC}$ . The sensitivity is reduced when  $C_{CPC}$  is reduced. When maximum sensitivity is desired,  $C_{CPC}$  can be increased, but it also increases sensitivity to interference. The CPC[0:7] pins have high impedance and are sensitive to leakage currents.

# *Remark:* CCPC should be a high-quality foil or ceramic capacitor, for example an X7R type.

For the choice of proper component values for a given application, the component specifications in <u>Section 17 on page 25</u> must be followed.

ISweek www.isweek.com

# 20. Test information

### **20.1 Quality information**

This product has been qualified in accordance with the Automotive Electronics Council (AEC) standard *Q100 - Failure mechanism based stress test qualification for integrated circuits*, and is suitable for use in automotive applications.

# 21. Package outline



Fig 26. Package outline PCA8885TS (TSSOP28)

### ISweek www.isweek.com

Add: 16/F, Bldg. #3, Zhongke Mansion, No.1 Hi-Tech S. Rd, Hi-Tech Park South, Shenzhen, Guangdong, 518067 P.R.China



# 22. Soldering of SMD packages

### 22.1 Introduction to soldering

Soldering is one of the most common methods through which packages are attached to Printed Circuit Boards (PCBs), to form electrical circuits. The soldered joint provides both the mechanical and the electrical connection. There is no single soldering method that is ideal for all IC packages. Wave soldering is often preferred when through-hole and Surface Mount Devices (SMDs) are mixed on one printed wiring board; however, it is not suitable for fine pitch SMDs. Reflow soldering is ideal for the small pitches and high densities that come with increased miniaturization.

### 22.2 Wave and reflow soldering

Wave soldering is a joining technology in which the joints are made by solder coming from a standing wave of liquid solder. The wave soldering process is suitable for the following:

- Through-hole components
- Leaded or leadless SMDs, which are glued to the surface of the printed circuit board

Not all SMDs can be wave soldered. Packages with solder balls, and some leadless packages which have solder lands underneath the body, cannot be wave soldered. Also, leaded SMDs with leads having a pitch smaller than ~0.6 mm cannot be wave soldered, due to an increased probability of bridging.

The reflow soldering process involves applying solder paste to a board, followed by component placement and exposure to a temperature profile. Leaded packages, packages with solder balls, and leadless packages are all reflow solderable.

Key characteristics in both wave and reflow soldering are:

- · Board specifications, including the board finish, solder masks and vias
- Package footprints, including solder thieves and orientation
- The moisture sensitivity level of the packages
- Package placement
- Inspection and repair
- Lead-free soldering versus SnPb soldering

### 22.3 Wave soldering

Key characteristics in wave soldering are:

- Process issues, such as application of adhesive and flux, clinching of leads, board transport, the solder wave parameters, and the time during which components are exposed to the wave
- Solder bath specifications, including temperature and impurities

### 22.4 Reflow soldering

Key characteristics in reflow soldering are:

- Lead-free versus SnPb soldering; note that a lead-free reflow process usually leads to higher minimum peak temperatures (see <u>Figure 28</u>) than a SnPb process, thus reducing the process window
- Solder paste printing issues including smearing, release, and adjusting the process window for a mix of large and small components on one board
- Reflow temperature profile; this profile includes preheat, reflow (in which the board is heated to the peak temperature) and cooling down. It is imperative that the peak temperature is high enough for the solder to make reliable solder joints (a solder paste characteristic). In addition, the peak temperature must be low enough that the packages and/or boards are not damaged. The peak temperature of the package depends on package thickness and volume and is classified in accordance with\_
   <u>Table 18</u> and <u>19</u>

#### Table 18. SnPb eutectic process (from J-STD-020D)

| Package thickness (mm) | Package reflow temperature (°C | )            |
|------------------------|--------------------------------|--------------|
|                        | Volume (mm <sup>3</sup> )      |              |
|                        | < 350                          | ≥ <b>350</b> |
| < 2.5                  | 235                            | 220          |
| ≥ 2.5                  | 220                            | 220          |

#### Table 19. Lead-free process (from J-STD-020D)

| Package thickness (mm) | Package reflow temperature (°C)<br>Volume (mm <sup>3</sup> ) |             |        |  |  |  |
|------------------------|--------------------------------------------------------------|-------------|--------|--|--|--|
|                        |                                                              |             |        |  |  |  |
|                        | < 350                                                        | 350 to 2000 | > 2000 |  |  |  |
| < 1.6                  | 260                                                          | 260         | 260    |  |  |  |
| 1.6 to 2.5             | 260                                                          | 250         | 245    |  |  |  |
| > 2.5                  | 250 245                                                      |             |        |  |  |  |

Moisture sensitivity precautions, as indicated on the packing, must be respected at all times.

Studies have shown that small packages reach higher temperatures during reflow soldering, see Figure 28.

### ISweek www.isweek.com

Add: 16/F, Bldg. #3, Zhongke Mansion, No.1 Hi-Tech S. Rd, Hi-Tech Park South, Shenzhen, Guangdong, 518067 P.R.China



# 23. Abbreviations

| Table 20. Abbreviations |                                                   |  |  |  |
|-------------------------|---------------------------------------------------|--|--|--|
| Acronym                 | Description                                       |  |  |  |
| CMOS                    | Complementary Metal Oxide Semiconductor           |  |  |  |
| HBM                     | Human Body Model                                  |  |  |  |
| IC                      | Integrated Circuit                                |  |  |  |
| MM                      | Machine Model                                     |  |  |  |
| MOS                     | Metal Oxide Semiconductor                         |  |  |  |
| MOSFET                  | Metal–Oxide–Semiconductor Field-Effect Transistor |  |  |  |
| MSL                     | Moisture Sensitivity Level                        |  |  |  |
| PCB                     | Printed-Circuit Board                             |  |  |  |
| RC                      | Resistance-Capacitance                            |  |  |  |
| RF                      | Radio Frequency                                   |  |  |  |
| SMD                     | Surface Mount Device                              |  |  |  |

# Sweek.com

# 24. References

- [1] IEC 60134 Rating systems for electronic tubes and valves and analogous semiconductor devices
- [2] IEC 61340-5 Protection of electronic devices from electrostatic phenomena
- [3] IPC/JEDEC J-STD-020D Moisture/Reflow Sensitivity Classification for Nonhermetic Solid State Surface Mount Devices
- [4] JESD22-A114 Electrostatic Discharge (ESD) Sensitivity Testing Human Body Model (HBM)
- [5] JESD22-C101 Field-Induced Charged-Device Model Test Method for Electrostatic-Discharge-Withstand Thresholds of Microelectronic Components
- [6] JESD78 IC Latch-Up Test
- [7] JESD625-A Requirements for HandlingElectrostatic-Discharge-Sensitive (ESDS) Devices
- [8] UM10204 I<sup>2</sup>C-bus specification and user manual

# 25. Revision history

#### Table 21. Revision history

| Document ID | Release date | Data sheet status    | Change notice | Supersedes  |
|-------------|--------------|----------------------|---------------|-------------|
| PCA8885 v.5 | 20190416     | Product data sheet   | -             | PCA8885 v.4 |
| PCA8885 v.4 | 20140313     | Product data sheet   | -             | PCA8885 v.3 |
| PCA8885 v.3 | 20121002     | Product data sheet   | -             | PCA8885 v.2 |
| PCA8885 v.2 | 20120524     | Product data sheet   | -             | PCA8885 v.1 |
| PCA8885 v.1 | 20111124     | Objective data sheet | -             | -           |

# 26. Legal disclaimer

This product is not designed for use in life support appliances or systems where malfunction of these parts can reasonably be expected to result in personal injury. Customer using or selling this product for use in such appliances does so at his own risk and agrees to defend, indemnify and hold harmless Microdul AG from all claims, expenses, liabilities, and/or damages resulting from such use of the product.

# 27. Contact information

For more information, please visit: http://www.microdul.com/en

For sales information, please send an email to: info@microdul.com

# Sweek.com

# 28. Contents

| 1        | General description                         | . 1 |
|----------|---------------------------------------------|-----|
| 2        | Features and benefits                       | . 1 |
| 3        | Applications                                | . 2 |
| 4        | Ordering information                        | . 2 |
| 4.1      | Ordering options                            |     |
| 5        | Marking                                     | . 2 |
| 6        | Block diagram                               | . 3 |
| 7        | Pinning information                         | . 4 |
| 7.1      | Pinning                                     | . 4 |
| 7.2      | Pin description                             | . 5 |
| 8        | Functional description                      | . 6 |
| 9        | Commands                                    | . 8 |
| 9.1      | Command overview                            | . 8 |
| 9.2      | Command: soft-reset                         | . 8 |
| 9.3      | Commands: Sleep and wake-up                 | . 8 |
| 9.4      | Command: read-sensor                        | . 9 |
| 10       | Registers                                   | 10  |
| 10.1     | Register overview                           | 10  |
| 10.2     | Register: CONFIG                            | 10  |
| 10.2.1   | Operating modes                             | 11  |
| 10.2.1.1 | Main operating modes                        | 11  |
| 10.2.1.2 | 5                                           |     |
| 10.2.1.3 |                                             | 12  |
| 10.2.2   | Interrupt genera <u>tion</u>                |     |
| 10.2.2.1 |                                             | 12  |
| 10.2.2.2 |                                             |     |
| 10.3     | Register: SENS                              |     |
| 10.4     | Register: CLKREG                            | 14  |
| 10.4.1   | Clock generation and frequency adjustment . | 14  |
| 10.5     | Register: MASK                              | 15  |
| 10.5.1   | Channel masking                             | 15  |
| 11       | Power architecture                          |     |
| 12       | Start-up procedure                          |     |
| 13       | Characteristics of the I <sup>2</sup> C-bus |     |
| 13.1     | Bit transfer                                |     |
| 13.1.1   | START and STOP conditions                   |     |
| 13.2     | System configuration                        |     |
| 13.3     | Acknowledge                                 |     |
| 13.4     | I <sup>2</sup> C-bus subaddress             |     |
| 13.5     | I <sup>2</sup> C-bus protocol               |     |
| 13.6     | Fast-mode Plus (Fm+) support                |     |
| 13.7     | Reading sensor data.                        |     |
| 13.8     | Device cascading                            |     |
| 14       | Internal circuitry                          |     |
| 15       | Safety notes                                | 23  |

| 16   | Limiting values                          | 24 |
|------|------------------------------------------|----|
| 17   | Static characteristics                   | 25 |
| 18   | Dynamic characteristics                  | 28 |
| 18.1 | I <sup>2</sup> C interface timing        | 29 |
| 19   | Application information                  | 30 |
| 19.1 | Single device application                | 30 |
| 19.2 | 28 sensor grid application in 2-key mode | 31 |
| 19.3 | Cascaded application                     | 33 |
| 20   | Test information                         | 35 |
| 20.1 | Quality information                      | 35 |
| 21   | Package outline                          | 36 |
| 22   | Soldering of SMD packages                | 37 |
| 22.1 | Introduction to soldering.               | 37 |
| 22.2 | Wave and reflow soldering                | 37 |
| 22.3 | Wave soldering                           | 38 |
| 22.4 | Reflow soldering                         | 38 |
| 23   | Abbreviations                            | 39 |

Sweek www.isweek.com